

# 256Mb x16 LPDDR2 Specification

#### Specifications

- Density: 256M bits
- Organization
  - o 4 banks x 4M x16 bits
- Power Supply
  - $\circ$  V<sub>DD1</sub>=1.7 to 1.95V
  - $\circ$   $~V_{DD2},V_{DDQ}\mbox{=}1.14$  to 1.3V
- CLK Frequency (MHz):
- o 533/466/400/333/266/200/166MHz
- 1KB Page Size
  - Row address: AX0 to AX12
  - Column address: AY0 to AY8 (x16 bits)
- 4 Internal Banks for concurrent operation
- Interface: HSUL\_12
- Burst Lengths (BL): 4, 8, 16
- Burst Type (BT)
  - Sequential (4, 8, 16)
    - o Interleave (4, 8)
- Read latency (RL): 3, 4, 5, 6, 7, 8
- Write latency (WL): 1, 2, 3, 4
- Precharge: auto precharge option for each burst access
- Programmable Driver Strength
- Refresh: auto-refresh, self-refresh
- Average Refresh Period:
  - 7.8uS @ <85°C
  - 1.95uS @ <105°C</li>
- Operating Temperature range
  - T<sub>OPER</sub> = -25°C to +85°C
  - T<sub>OPER</sub> = -40°C to +105°C (extended range)

#### Features

- DLL is not implemented
- Low power consumption
- JEDEC LPDDR2-S4B compliance
- Partial Array Self-Refresh (PASR)
- Auto Temperature Compensated Self-Refresh (ATCSR) by built-in temperature sensor
- Deep power-down mode
- Double-data-rate architecture; two data transfers per one clock cycle
- The high-speed data transfer is realized by the 4n prefetch pipelined architecture
- Differential clock inputs (CK and /CK)
- Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS
- Data mask (DM) for write data



# **Differences from JEDEC:**

Mode Register 9, bit [5] is a readable Failed Die Bit



# **Table of Contents**

| 1 | Ordering Information        | 4   |
|---|-----------------------------|-----|
| 2 | Package Ball Assignment     | 5   |
| 3 | Package Outline Drawing     | 6   |
| 4 | Electrical Specifications:  | 7   |
| 5 | Block Diagram               | .18 |
| 6 | Pin Function                | .19 |
| 7 | Command Operation           | .21 |
| 8 | Simplified State Diagram    | .24 |
| 9 | Operation of the LPDDR2 RAM | .25 |

# **1** Ordering Information

| Part Number   | Configuration | Temperature Range | Max Frequency | Note                                               |
|---------------|---------------|-------------------|---------------|----------------------------------------------------|
| AD225616G1    | X16           | -25°C to +85°C    | 533 MHz       | KGD                                                |
| AD225616G1-X  | X16           | -40°C to +85°C    | 533 MHz       | KGD                                                |
| AD225616G1-XT | X16           | -40°C to +105°C   | 533 MHz       | KGD                                                |
| AD225616G-AB  | X16           | -25°C to +85°C    | 533 MHz       | PKG Package(134B)<br>(only for validation purpose) |





# 2 Package Ball Assignment

# 2.1 x16: "134-Ball FBGA -10x11.5x1.0 mm, ball pitch 0.65 mm, ball size 0.4 mm. (package code AB)"

| PI<br>INI    | N 1<br>Dex |                                  |                                  |                                  |   |                                  |        |                                  |                                  |        |       |  |
|--------------|------------|----------------------------------|----------------------------------|----------------------------------|---|----------------------------------|--------|----------------------------------|----------------------------------|--------|-------|--|
|              |            | 1                                | 2                                | 3                                | 4 | 5                                | 6      | 7                                | 8                                | 9      | 10    |  |
| А            |            |                                  |                                  |                                  |   |                                  |        |                                  |                                  |        |       |  |
| В            |            |                                  |                                  |                                  |   | VDDZ                             |        |                                  | $\left( \underbrace{NC} \right)$ |        |       |  |
| С            |            | (VDDI)                           | (vss)                            | $\left( \underbrace{NC} \right)$ |   | (vss)                            | (vss)  | (DDQ                             | $\left( \underbrace{NC} \right)$ | (vss)  | VDDQ  |  |
| $\square$    |            | (vss)                            | (VDD2)                           |                                  |   | (DDQ                             |        | $\left( \underbrace{NC} \right)$ | $\left(\underbrace{NC}\right)$   |        | (vss) |  |
| E            |            | (vss)                            |                                  |                                  |   | $\left( \underbrace{NC} \right)$ |        |                                  | (DQ15)                           | (DDQ)  | (vss) |  |
| F            |            | $\left( \underbrace{NC} \right)$ |                                  |                                  |   | (vss)                            |        |                                  | (DQ14)                           |        | VDDQ  |  |
| G            |            | (DD2)                            | (CA5)                            | VREFCA                           |   | Dasi_c                           |        |                                  |                                  |        | (vss) |  |
| H            |            | $\left(\underbrace{NC}\right)$   | (vss)                            |                                  |   |                                  | VDDQ   |                                  |                                  |        |       |  |
| $\bigcup$    |            | (vss)                            | $\left( \underbrace{NC} \right)$ |                                  |   | (vss)                            | VDDQ   | (VDD2)                           | (vss)                            | VREFDQ |       |  |
| К            |            | (CKE)                            | $\left( \underbrace{NC} \right)$ | $\left( \underbrace{NC} \right)$ |   |                                  | VDDQ   |                                  |                                  |        |       |  |
|              |            |                                  | $\left( \underbrace{NC} \right)$ | $\left( \underbrace{NC} \right)$ |   | DQS0_C                           | DQS0_T |                                  |                                  |        | (VSS) |  |
| М            |            | (CA4)                            |                                  |                                  |   | (vss)                            |        |                                  |                                  |        | VDDQ  |  |
| $\mathbb{N}$ |            | (vss)                            | $\left( \underbrace{NC} \right)$ |                                  |   |                                  |        |                                  |                                  | (DDQ   | (vss) |  |
| Ρ            |            | (vss)                            | (VDD2)                           |                                  |   | VDDQ                             |        |                                  | $\left( \underbrace{NC} \right)$ |        | (VSS) |  |
| R            |            | (VDDI)                           | (vss)                            | $\left( \underbrace{NC} \right)$ |   | (vss)                            | (vss)  | (DDQ                             | $\left( \underbrace{NC} \right)$ | (vss)  | VDDQ  |  |
| Т            |            |                                  |                                  | $\left( \underbrace{NC} \right)$ |   | (VDD2)                           | (VDD1) |                                  | $\left( \underbrace{NC} \right)$ |        |       |  |
| $\bigcup$    |            |                                  |                                  |                                  |   |                                  |        |                                  |                                  |        |       |  |

# **Top View**



# 3 Package Outline Drawing

3.1 x16: "134-Ball FBGA –10x11.5x1.0 mm, ball pitch 0.65 mm, ball size 0.4 mm. (package code AB)"





Top View



| 0 1 1  | MILLIMETERS |          |       |  |  |  |  |
|--------|-------------|----------|-------|--|--|--|--|
| Symbol | MIN.        | NOM.     | MAX.  |  |  |  |  |
| A      |             |          | 1.00  |  |  |  |  |
| A1     | 0.27        | 0.32     | 0.37  |  |  |  |  |
| A2     | 0.545       | 0.58     | 0.63  |  |  |  |  |
| D      | 9.90        | 10.00    | 10.10 |  |  |  |  |
| D1     |             | 5.85 BS  | C     |  |  |  |  |
| E      | 11.40       | 11.50    | 11.60 |  |  |  |  |
| E1     |             | 10.40 BS | SC    |  |  |  |  |
| b      | 0.35        | 0.40     | 0.45  |  |  |  |  |
| e      | 0.65 BSC    |          |       |  |  |  |  |

# 4 Electrical Specifications:

# 4.1 Absolute Maximum Ratings

| Parameter                                               | Symbol           | Rating       | Unit | Notes |
|---------------------------------------------------------|------------------|--------------|------|-------|
| Voltage on any pin relative to $V_{SSQ}$                | VT               | -0.4 to +1.6 | V    |       |
| Power supply voltage (core power1) relative to $V_{ss}$ | $V_{\text{DD1}}$ | -0.4 to +2.3 | V    |       |
| Power supply voltage (core power2) relative to $V_{ss}$ | $V_{\text{DD2}}$ | -0.4 to +1.6 | V    |       |
| Power supply voltage for output relative to $V_{SSQ}$   | $V_{\text{DDQ}}$ | -0.4 to +1.6 | V    |       |
| Storage temperature                                     | T <sub>stg</sub> | -55 to +125  | °C   | 1     |

Notes:

1. Storage temperature the case surface temperature on the center/top side of the DRAM.

Caution:

Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

# 4.2 Operating Temperature Condition

| Parameter | Symbol | Rating      | Unit | Notes |
|-----------|--------|-------------|------|-------|
| Standard  | т      | -25 to +85  | °C   | 1     |
| Extended  | OPER   | -40 to +105 | °C   | 1     |

Notes:

1) Operating temperature refers to Tj of DRAM.



# 4.3 Recommended DC Operating Conditions

# $(T_{OPER} = -40^{\circ}C \text{ to } +105^{\circ}C)$

| Parameter      |                  | Symbol           | min. | typical | тах  | Unit | Notes |
|----------------|------------------|------------------|------|---------|------|------|-------|
|                | Core Power1      | V <sub>DD1</sub> | 1.7  | 1.8     | 1.95 | V    | 1     |
|                | Core Power1      | V <sub>SS</sub>  | 0    | 0       | 0    | V    |       |
| Supply voltage | Core Power2      | V <sub>DD2</sub> | 1.14 | 1.2     | 1.3  | V    | 1     |
| Supply voltage |                  | V <sub>SS</sub>  | 0    | 0       | 0    | V    |       |
|                |                  | V <sub>DDQ</sub> | 1.14 | 1.2     | 1.3  | V    | 1     |
|                | I/O Buffer Power | V <sub>SSQ</sub> | 0    | 0       | 0    | V    |       |

Notes:

 $V_{\text{DDQ}}$  tracks with  $V_{\text{DD2}}.$  AC parameters are measured with  $V_{\text{DD2}}$  and  $V_{\text{DDQ}}$  tied together.

## 4.4 AC and DC Input Measurement Levels

[Refer to section 8 in JEDEC Standard No. 209-2E]

# 4.5 DC Characteristics 1

| $(T_{OPER} = -40^{\circ}C \text{ to } +105^{\circ}C \text{ , } V_{DD1} = 1.7V \text{ to } 1.95V \text{ , } V_{DD2}/V_{DD2}$ | $_{0} = 1.14V \text{ to } 1.3V, V_{SS}/V_{SSO} = 0V)$ |
|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|

|                                    |                                                                                |                      | 1.50, 03         |                     |            | Max        |            |            |            |      |
|------------------------------------|--------------------------------------------------------------------------------|----------------------|------------------|---------------------|------------|------------|------------|------------|------------|------|
| Parameter                          | Test Condition                                                                 | Symbol               | Power<br>Supply  | DDR DDR<br>1066 933 | DDR<br>800 | DDR<br>667 | DDR<br>533 | DDR<br>400 | DDR<br>333 | Unit |
| 0                                  | $t_{CK} = t_{CK(min)}; t_{RC} = t_{RC(min)}; CKE is HIGH;$                     | I <sub>DD01</sub>    | Vdd1             |                     |            | 5          |            |            |            | mA   |
| Operating one<br>bank active-      | CS_n is HIGH between valid commands;<br>CA bus inputs are SWITCHING;           | I <sub>DD02</sub>    | $V_{\text{DD2}}$ |                     |            | 30         |            |            |            | mA   |
| precharge current                  | Data bus inputs are STABLE                                                     | I <sub>ddoin</sub>   | $V_{\text{DDQ}}$ |                     |            | 0.3        |            |            |            | mA   |
|                                    | $t_{CK} = t_{CK(min)}$ ; CKE is LOW; CS_n is HIGH; all                         | I <sub>dd2p1</sub>   | $V_{\text{DD1}}$ |                     |            | 0.15       |            |            |            | mA   |
| Idle power-down standby current    | banks idle;<br>CA bus inputs are SWITCHING;                                    | I <sub>dd2p2</sub>   | $V_{\text{DD2}}$ |                     |            | 0.4        |            |            |            | mA   |
|                                    | Data bus inputs are STABLE                                                     | I <sub>dd2pin</sub>  | $V_{\text{DDQ}}$ |                     |            | 0.2        |            |            |            | mA   |
| T.11                               | CK_t = LOW; CK_c = HIGH; CKE is                                                | I <sub>dd2ps1</sub>  | V <sub>DD1</sub> |                     |            | 0.15       |            |            |            | mA   |
| Idle power-down standby current    | LOW;<br>CS_n is HIGH; all banks idle;                                          | I <sub>dd2ps2</sub>  | $V_{\text{DD2}}$ |                     |            | 0.4        |            |            |            | mA   |
| with clock stop                    | CA bus inputs are STABLE;<br>Data bust inputs are STABLE;                      | I <sub>dd2psin</sub> | $V_{\text{DDQ}}$ |                     |            | 0.2        |            |            |            | mA   |
| T 11                               | t <sub>CK</sub> = t <sub>CK(min)</sub> ; CKE is HIGH; CS_n is HIGH, all        | I <sub>dd2n1</sub>   | $V_{\text{DD1}}$ |                     |            | 0.15       |            |            |            | mA   |
| Idle non power-<br>down standby    | banks idle;<br>CA bus inputs are SWITCHING;                                    | I <sub>dd2N2</sub>   | $V_{\text{DD2}}$ | 10                  |            |            |            |            |            | mA   |
| current                            | Data bus inputs are STABLE                                                     | I <sub>dd2nin</sub>  | $V_{\text{DDQ}}$ | 0.3                 |            |            |            |            | mA         |      |
| Idle non power-                    | CK_t = LOW; CK_c = HIGH; CKE is                                                | I <sub>dd2ns1</sub>  | $V_{\text{DD1}}$ | 0.15                |            |            |            |            |            | mA   |
| down standby<br>current with clock | HIGH;<br>CS_n is HIGH; all banks idle;                                         | I <sub>dd2ns2</sub>  | $V_{\text{DD2}}$ | 8                   |            |            |            |            |            | mA   |
| stop                               | CA bus inputs are STABLE;<br>Data bus inputs are STABLE                        | I <sub>dd2nsin</sub> | $V_{\text{DDQ}}$ | 0.3                 |            |            |            |            |            | mA   |
| A - 4 <sup>1</sup>                 | t <sub>CK</sub> = t <sub>CK(min)</sub> ; CKE is LOW; CS_n is HIGH;             | I <sub>dd3p1</sub>   | V <sub>DD1</sub> | 0.8                 |            |            |            |            | mA         |      |
| Active power-<br>down standby      | one bank active;<br>CA bus inputs are SWITCHING;<br>Data bus inputs are STABLE | I <sub>dd3p2</sub>   | $V_{\text{DD2}}$ | 3                   |            |            |            |            |            | mA   |
| current                            |                                                                                | I <sub>dd3pin</sub>  | $V_{\text{DDQ}}$ | 0.2                 |            |            |            |            |            | mA   |
| Active power-                      | CK_t = LOW; CK_c = HIGH; CKE is                                                | I <sub>dd3ps1</sub>  | V <sub>DD1</sub> |                     |            | 0.8        |            |            |            | mA   |
| down standby<br>current with clock | LOW; CS_n is HIGH; one bank active;<br>CA bus inputs are STABLE;               | I <sub>dd3ps2</sub>  | $V_{\text{DD2}}$ |                     |            | 3          |            |            |            | mA   |
| stop                               | Data bus inputs are STABLE                                                     | I <sub>dd3psin</sub> | $V_{\text{DDQ}}$ |                     |            | 0.2        |            |            |            | mA   |
| ·                                  | t <sub>CK</sub> = t <sub>CK(min)</sub> ; CKE is HIGH; CS_n is HIGH;            | I <sub>dd3n1</sub>   | V <sub>DD1</sub> |                     |            | 1          |            |            |            | mA   |
| Active non power-<br>down standby  | one bank active;<br>CA bus inputs are SWITCHING;                               | I <sub>dd3n2</sub>   | V <sub>dd2</sub> | 15                  |            |            |            |            |            | mA   |
| current                            | Data bus inputs are STABLE                                                     | I <sub>dd3nin</sub>  | $V_{\text{DDQ}}$ | 0.3                 |            |            |            |            |            | mA   |
| Active non power-                  | CK_t = LOW; CK_c = HIGH; CKE is                                                | I <sub>dd3ns1</sub>  | $V_{\text{DD1}}$ |                     |            | 1          |            |            |            | mA   |
| down standby<br>current with clock | HIGH;<br>CS_n is HIGH; One bank active;                                        | I <sub>dd3ns2</sub>  | V <sub>DD2</sub> |                     |            | 13         |            |            |            | mA   |
| stop                               | CA bus inputs are STABLE;<br>Data bus inputs are STABLE                        | I <sub>dd3nsin</sub> | V <sub>ddq</sub> |                     |            | 0.3        |            |            |            | mA   |

# AD225616Gx-x 256Mb LPDDR2



| Parameter                              | Test Condition                                                                                                                     | Symbol                         | Power<br>Supply             | <u>Max</u><br>DDR 1066 | Unit |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------|------------------------|------|
| Operating burst read                   | t <sub>ck</sub> = t <sub>ck(min)</sub> ; CS_n is HIGH between valid<br>commands; one bank active; BL = 4; RL =                     | I <sub>dd4r1</sub>             | V <sub>dd1</sub>            | 1                      | mA   |
| current                                | RLmin;<br>CA bus inputs are SWITCHING;<br>50% data change each burst transfer                                                      | I <sub>dd4r2</sub>             | $V_{\text{DD2}}$            | 90                     | mA   |
|                                        | $t_{CK} = t_{CK (min)}$ ; CS_n is HIGH between valid                                                                               | I <sub>dd4w1</sub>             | $V_{\text{DD1}}$            | 1                      | mA   |
| Operating burst write current          | commands; one bank active; BL = 4; WL<br>= WL(min);                                                                                | I <sub>DD4W2</sub>             | $V_{\text{DD2}}$            | 100                    | mA   |
|                                        | CA bus inputs are SWITCHING;<br>50% data change each burst transfer                                                                | $\mathrm{I}_{\mathrm{dd4win}}$ | $V_{\text{DDQ}}$            | 12                     | mA   |
| All Bank Auto                          | $t_{CK} = t_{CK (min)}$ ; CS_n is HIGH between valid                                                                               | $I_{\text{DD51}}$              | $V_{\text{DD1}}$            | 10                     | mA   |
| Refresh Burst                          | commands; t <sub>RC</sub> = t <sub>RFCab(min)</sub> ; Burst refresh;<br>CA bus inputs are SWITCHING;<br>Data bus inputs are STABLE | I <sub>DD52</sub>              | $V_{\text{DD2}}$            | 50                     | mA   |
| Current                                |                                                                                                                                    | $I_{\text{DD5IN}}$             | $V_{\text{DDQ}}$            | 0.3                    | mA   |
| All Bank Auto                          | t <sub>CK</sub> = t <sub>CK(min)</sub> ; CKE is HIGH between valid                                                                 | $I_{\text{DD5ab1}}$            | $V_{\text{DD1}}$            | 0.5                    | mA   |
| Refresh Average                        | commands; t <sub>RC</sub> = t <sub>REFI</sub> ;<br>CA bus inputs are SWITCHING;                                                    | I <sub>DD5ab2</sub>            | $\mathrm{V}_{\mathrm{DD2}}$ | 12                     | mA   |
| Current                                | Data bus inputs are STABLE                                                                                                         | $I_{\text{DD5abIN}}$           | $\mathrm{V}_{\text{DDQ}}$   | 0.3                    | mA   |
| Self Refresh Current                   | CK_t = LOW; CK_c = HIGH; CKE is<br>LOW;                                                                                            | $I_{\text{DD61}}$              | $V_{\text{DD1}}$            | 250                    | μΑ   |
| (Standard<br>Temerature Range:         | CA bus inputs are STABLE;<br>Data bus inputs are STABLE;<br>Maximum 1x Self-refresh rate                                           | $I_{\text{DD62}}$              | $\mathrm{V}_{\text{DD2}}$   | 1                      | mA   |
| -40°C to 85°C)                         |                                                                                                                                    | I <sub>dd6in</sub>             | $V_{\text{DDQ}}$            | 150                    | μΑ   |
| Deep Power Down                        | CK_t = LOW; CK_c = HIGH; CKE is                                                                                                    | $I_{\text{DD81}}$              | $V_{\text{DD1}}$            | 0.1                    | mA   |
| Current (Standard<br>Temerature Range: | LOW;<br>CA bus inputs are STABLE;                                                                                                  | I <sub>DD82</sub>              | $V_{\text{DD2}}$            | 0.4                    | mA   |
| -40°C to 85°C)                         | Data bus inputs are STABLE                                                                                                         | I <sub>dd8in</sub>             | $\mathrm{V}_{\text{DDQ}}$   | 0.2                    | mA   |
| Self Refresh Current                   | CK_t = LOW; CK_c = HIGH; CKE is<br>LOW;                                                                                            | $\mathrm{I}_{\mathrm{DD6ET1}}$ | $V_{\text{DD1}}$            | 0.6                    | mA   |
| (Extended<br>Temerature Range:         | CA bus inputs are STABLE;                                                                                                          | I <sub>dd6et2</sub>            | $V_{\text{DD2}}$            | 2                      | mA   |
| 85°C to 105°C)                         | Data bus inputs are STABLE<br>Maximum 4x Self-refresh rate                                                                         | I <sub>ddgetin</sub>           | $V_{\text{DDQ}}$            | 0.3                    | mA   |
| Deep Power Down                        | CK_t = LOW; CK_c = HIGH; CKE is                                                                                                    | I <sub>dd8et1</sub>            | $V_{\text{DD1}}$            | 0.1                    | mA   |
| Current (Extended<br>Temerature Range: | LOW;<br>CA bus inputs are STABLE;                                                                                                  | I <sub>dd8et2</sub>            | $V_{\text{DD2}}$            | 0.4                    | mA   |
| 85°C to 105°C)                         | Data bus inputs are STABLE                                                                                                         | I <sub>dd8etin</sub>           | $V_{\text{DDQ}}$            | 0.2                    | mA   |

# apmemory

# 4.6 Advanced Data Retention Current (Self-refresh current)

| (T <sub>OPER</sub> = -40°C to +105°C , V <sub>DD1</sub> = 1.7V to 1.95V, V <sub>DD2</sub> /V <sub>DDQ</sub> = 1.14V to 1.3V, V <sub>SS</sub> /                                                      | $(1)_{abc} = 0(1)$ |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| $(1_{OPER} = -40 \text{ C} \text{ (0} + 105 \text{ C}, \text{ V}_{DD1} = 1.7 \text{ (0} 1.95 \text{ V}, \text{ V}_{DD2}/\text{ V}_{DDQ} = 1.14 \text{ V} \text{ (0} 1.3 \text{ V}, \text{ V}_{SS})$ | $v_{SSQ} = UV$     |

| e to :105 e, vbbi                 |            |                    |                           |         | / - 33/ - | 350 - 7                                                           |
|-----------------------------------|------------|--------------------|---------------------------|---------|-----------|-------------------------------------------------------------------|
| Param                             | neter      | Symbol             | supply                    | Typical | Unit      | Test Condition                                                    |
|                                   |            | $I_{\text{DD61}}$  | $V_{\text{DD1}}$          | 46      | μΑ        |                                                                   |
|                                   | Full Array | I <sub>dd62</sub>  | $V_{\text{DD2}}$          | 72      | μΑ        |                                                                   |
|                                   |            | $I_{\text{DD6IN}}$ | $V_{\text{DDQ}}$          | 5       | μΑ        | All devices are in calf refush                                    |
| 250                               | 1/2 Array  | $I_{\text{DD61}}$  | $V_{\text{DD1}}$          | 42      | μΑ        | All devices are in self-refresh<br>CK $t = LOW$ , CK $c = HIGH$ ; |
| $+25^{\circ}C$<br>CKE $\leq 0.2V$ |            | I <sub>dd62</sub>  | $V_{\text{DD2}}$          | 57      | μΑ        | CKE is LOW;                                                       |
| $CILL \equiv 0.2$ V               |            | $I_{\text{DD6IN}}$ | $\mathrm{V}_{DDQ}$        | 5       | μΑ        | CA bus inputs are STABLE;<br>Data bus inputs are STABLE           |
|                                   |            | $I_{\text{DD61}}$  | $V_{\text{DD1}}$          | 40      | μΑ        | Data ous inputs are STABLE                                        |
|                                   | 1/4 Array  | I <sub>dd62</sub>  | $V_{\text{DD2}}$          | 50      | μΑ        |                                                                   |
|                                   |            | I <sub>ddgin</sub> | $\mathrm{V}_{\text{DDQ}}$ | 5       | μΑ        |                                                                   |

| Param                                  | eter       | Symbol             | supply           | max  | Unit | Test Condition                                              |
|----------------------------------------|------------|--------------------|------------------|------|------|-------------------------------------------------------------|
|                                        |            | $I_{\text{DD61}}$  | $V_{\text{DD1}}$ | 250  | μΑ   |                                                             |
|                                        | Full Array | I <sub>dd62</sub>  | $V_{\text{DD2}}$ | 1    | mA   |                                                             |
|                                        |            | $I_{\text{DD6IN}}$ | $V_{\text{DDQ}}$ | 150  | μΑ   | All devices are in celf refush                              |
| $+45^{\circ}C \le T_{\text{OPER}} \le$ |            | $I_{\text{DD61}}$  | $V_{\text{DD1}}$ | 200  | μΑ   | All devices are in self-refresh<br>CK t = LOW, CK c = HIGH; |
| +85°C                                  | 1/2 Array  | I <sub>dd62</sub>  | $\rm V_{DD2}$    | 0.9  | mA   | CKE is LOW;                                                 |
| $CKE \le 0.2V$                         |            | $I_{\text{DD6IN}}$ | $V_{\text{DDQ}}$ | 150  | μΑ   | CA bus inputs are STABLE;<br>Data bus inputs are STABLE     |
|                                        |            | $I_{\text{DD61}}$  | $V_{\text{DD1}}$ | 175  | μΑ   | Data bus inputs are STABLE                                  |
|                                        | 1/4 Array  | I <sub>dd62</sub>  | $V_{\text{DD2}}$ | 0.85 | mA   |                                                             |
|                                        |            | $I_{\text{DD6IN}}$ | $V_{\text{DDQ}}$ | 150  | μA   |                                                             |

Notes:

2)  $I_{DD6}$  85°C is the maximum and  $I_{DD6}$  25°C are typical of the distribution of the arithmetic

<sup>1)</sup> This device supports bank-masking.



# 4.7 DC Characteristics 2

| (TOPER TO C TO 105 C, TODI | 2.7 7 70 2.15   | <b>3</b> , • 002/ • 000 | 1 1111001            |      | JJQ 017                                     |       |
|----------------------------|-----------------|-------------------------|----------------------|------|---------------------------------------------|-------|
| Parameter                  | Symbol          | min.                    | тах                  | Unit | Test Condition                              | Notes |
| Input leakage current      | Ι <sub>υ</sub>  | -2.0                    | 2.0                  | μA   | $0 \le V_{IN} \le V_{DDQ}$                  |       |
| Output leakage current     | I <sub>LO</sub> | -1.5                    | 1.5                  | μΑ   | $0 \le V_{OUT} \le V_{DDQ}$<br>DQ = disable |       |
| Output high voltage        | V <sub>OH</sub> | 0.9×V <sub>DDQ</sub>    |                      | V    | I <sub>OH</sub> = -0.1mA                    |       |
| Output low voltage         | V <sub>OL</sub> |                         | 0.1×V <sub>DDQ</sub> | V    | I <sub>OL</sub> = 0.1mA                     |       |

(T<sub>OPER</sub> = -40°C to +105°C , V<sub>DD1</sub> = 1.7V to 1.95V, V<sub>DD2</sub>/V<sub>DDQ</sub> = 1.14V to 1.3V, V<sub>SS</sub>/V<sub>SSQ</sub> = 0V)

# 4.8 DC Characteristics 3

 $(T_{OPER} = -40^{\circ}C \text{ to } +105^{\circ}C \text{ , } V_{DD1} = 1.7V \text{ to } 1.95V, V_{DD2}/V_{DDQ} = 1.14V \text{ to } 1.3V, V_{SS}/V_{SSQ} = 0V)$ 

| Parameter                           | Symbol               | min.                          | тах                           | Unit | Notes |
|-------------------------------------|----------------------|-------------------------------|-------------------------------|------|-------|
| AC differential input voltage       | V <sub>ID (AC)</sub> | -0.2                          | V <sub>DDQ</sub> + 0.2        | V    |       |
| AC differential cross point voltage | V <sub>IX (AC)</sub> | 0.5 x V <sub>DDQ</sub> - 0.15 | 0.5 x V <sub>DDQ</sub> + 0.15 | V    |       |
| AC differential cross point voltage | V <sub>OX (AC)</sub> | 0.5 x V <sub>DDQ</sub> - 0.2  | 0.5 x V <sub>DDQ</sub> + 0.2  | V    |       |



Figure 1. Differential Signal Levels



# 4.9 Pin Capacitance

(T<sub>OPER</sub> = +25°C, V<sub>DD1</sub> = 1.7V to 1.95V, V<sub>DD2</sub>/V<sub>DDQ</sub> = 1.14V to 1.3V, V<sub>SS</sub>/V<sub>SSQ</sub> = 0V)

| Parameter                             | Symbol            |      | LPDDR2 1066-466 | LPDDR2 400-200 | Unit | Notes   |
|---------------------------------------|-------------------|------|-----------------|----------------|------|---------|
| CLK input pin capacitance             | С <sub>ск</sub>   | min. | 1.0             | pF             | 1,2  |         |
| СК, /СК                               | U.V.              | max  | 2.0             |                | ,    |         |
| CLK input pin capacitance $\Delta$    | С <sub>DCK</sub>  | min. | 0               |                | рF   | 1,2,3   |
| СК, /СК                               | CDCK              | max  | 0.20            | 0.25           | pi   | 1,2,5   |
| Input pin capacitance                 | C,                | min. | 1.0             | 0              | рF   | 1,2,4   |
| CA, /CS, CKE                          |                   | max  | 2.0             | -              |      |         |
| Input pin capacitance $\Delta$        | C <sub>DI</sub>   | min. | -0.4            | -0.5           | pF   | 1,2,5   |
| CA, /CS, CKE                          | CDI               | max  | 0.4             | 0.5            | р    | 1,2,5   |
| Input/output pin capacitance          | C <sub>IO</sub>   | min. | 1.2             | 5              | рF   | 1,2,6,7 |
| DQS, /DQS, DQ, DM                     |                   | max  | 2.              | 5              | pi   | 1,2,0,7 |
| Input/output pin capacitance $\Delta$ | C <sub>DDQS</sub> | min. | 0               |                | рF   | 1,2,7,8 |
| DQS, /DQS                             | CDDQS             | max  | 0.25            | 0.30           | pi   | 1,2,7,0 |
| Input/output pin capacitance $\Delta$ | C <sub>DIO</sub>  | min. | -0.5            | -0.6           | pF   | 1,2,7,9 |
| DQ, DM                                | CDIO              | max  | 0.5             | 0.6            | pr   | 1,2,7,5 |
| Calibration pin capacitance           | C <sub>ZQ</sub>   | min. | 0               |                | рF   | 1,2     |
| canoration pill capacitance           | C <sub>2Q</sub>   | max  | 2.              | 5              |      | 1,2     |

Notes:

1) This parameter applies to die device only (does not include package capacitance)

2) This parameter is not subject to production test. It is verified by design and characterization. The capacitance is measured according to JEP147 (Procedure for measuring input capacitance using a vector network analyzer (VNA) with V<sub>DD1</sub>, V<sub>DD2</sub>, V<sub>DDQ</sub>, V<sub>SS</sub>, V<sub>SSQ</sub> applied and all other pins floating.

3) Absolute value of  $C_{CK_t}-C_{CK_c}$ .

4) C<sub>1</sub> applies to /CS, CKE, CAO-CA9.

5) C<sub>DI</sub>=C<sub>I</sub>-0.5x(C<sub>CK\_t</sub>+C<sub>CK\_c</sub>)

6) DM loading matches DQ and DQS

7) MR3 I/O configuration DS OP3-OP0=4'b0001 (34.3Ω typical)

- 8) Absolute value of  $C_{DQS_t}$  and  $C_{DQS_c}$ .
- 9)  $C_{DIO}=C_{IO}-0.5x(C_{DQS_t}+C_{DQS_c})$  in byte-lane.

#### 4.10 Refresh Requirement Parameters (256Mb)

| Parameter                                       | Symbol             | Value | Unit |
|-------------------------------------------------|--------------------|-------|------|
| Number of Banks                                 |                    | 4     |      |
| Refresh Window T <sub>CASE</sub> ≤ 85°C         | t <sub>REFW</sub>  | 32    | ms   |
| Required number of REFRESH commands (min)       | R                  | 4,096 |      |
| average time between REFRESH commands           | t <sub>REFI</sub>  | 7.8   | μs   |
| Refresh Cycle time                              | t <sub>RFC</sub>   | 90    | ns   |
| Burst Refresh Window = 4 x 8 x t <sub>RFC</sub> | t <sub>refbw</sub> | 2.88  | μs   |



#### 4.11 AC Characteristics

## $(T_{OPER} = -40^{\circ}C \text{ to } +105^{\circ}C \text{ , } V_{DD1} = 1.7V \text{ to } 1.95V, V_{DD2}/V_{DDQ} = 1.14V \text{ to } 1.3V, V_{SS}/V_{SSQ} = 0V)$

| Parameter                                     | Grandhal                | min/max | min t <sub>ck</sub> |                         |                       |                          | LPDDR2                    |           |                           |             | Unit                  |
|-----------------------------------------------|-------------------------|---------|---------------------|-------------------------|-----------------------|--------------------------|---------------------------|-----------|---------------------------|-------------|-----------------------|
| Parameter                                     | Symbol                  | min/max | шш і ск             | 1066                    | <i>933</i>            | 800                      | 667                       | 533       | 400                       | 333         | Mbps                  |
| Max. Frequency                                |                         | ~       |                     | 533                     | 466                   | 400                      | 333                       | 266       | 200                       | 166         | MHz                   |
|                                               |                         |         | Clock Tim           | ing                     |                       |                          |                           |           |                           |             |                       |
| Average Clock Period                          | t <sub>ск</sub> (avg)   | min     |                     | 1.875                   | 2.15                  | 2.5                      | 3                         | 3.75      | 5                         | 6           | ns                    |
| Average Clock Terrou                          | ι(κ <b>(αν</b> Β)       | max     |                     |                         |                       |                          | 100                       |           |                           |             | 115                   |
| Average high pulse width                      | t <sub>cH</sub> (avg)   | min     |                     |                         |                       |                          | 0.45                      |           |                           |             | t <sub>ck</sub> (avg) |
| Average ingli pulse widui                     | CH(8/                   | max     |                     |                         |                       |                          | 0.55                      |           |                           |             | (CK(GAB)              |
| Average low pulse width                       | t <sub>ci</sub> (avg)   | min     |                     |                         |                       |                          | 0.45                      |           |                           |             | t <sub>ck</sub> (avg) |
|                                               |                         | max     |                     |                         |                       |                          | 0.55                      |           |                           |             |                       |
| Absolute Clock Period                         | t <sub>ск</sub> (abs)   | min     |                     |                         | t                     | <sub>ск</sub> (avg)(n    | nin) + t <sub>JIT</sub> ( | per)(min) |                           |             | ps                    |
| Absolute clock HIGH pulse width (with allowed | t <sub>cH</sub> (abs)   | min     |                     |                         |                       |                          | 0.43                      |           |                           |             | t <sub>ck</sub> (avg) |
| jitter)                                       |                         | max     |                     |                         |                       |                          | 0.57                      |           |                           |             |                       |
| Absolute clock LOW pulse width (with allowed  | t <sub>CH</sub> (abs)   | min     |                     |                         |                       |                          | 0.43                      |           |                           |             | t <sub>ck</sub> (avg) |
| jitter)                                       |                         | max     |                     | 0.0                     | 0.5                   | 100                      | 0.57                      | 100       | 1.10                      | 150         |                       |
| Clock Period Jitter (with allowed jitter)     | t <sub>JIT</sub> (per)  | min     |                     | -90                     | -95                   | -100                     | -110                      | -120      | -140                      | -150        | ps                    |
| Maximum Clock Jitter between two consecutive  |                         | max     |                     | 90                      | 95                    | 100                      | 110                       | 120       | 140                       | 150         |                       |
| clock cycles (with allowed jitter)            | t <sub>JIT</sub> (cc)   | max     |                     | 180                     | 190                   | 200                      | 220                       | 240       |                           | 300         | ps                    |
|                                               |                         | min     |                     | min((t <sub>сн</sub> (а | abs),min -            | • t <sub>CH</sub> (avg), |                           | abs), min | n - t <sub>cl</sub> (avg) | , min)) x   |                       |
| Duty cycle Jitter (with allowed jitter)       | t <sub>JIT</sub> (duty) | mm      |                     |                         |                       |                          | t <sub>CK</sub> (avg)     |           |                           |             | ps                    |
|                                               | allowed                 | max     |                     | max((1                  | <sub>сн</sub> (abs),n |                          |                           |           | max - t <sub>cl</sub>     | (avg),      | Po                    |
|                                               |                         | max     |                     |                         |                       |                          | х)) x t <sub>ск</sub> (а  |           |                           |             |                       |
| Cumulative error across 2 cycles              | t <sub>ERR</sub> (2per) | min     |                     | -132                    | -140                  | -147                     | -162                      | -177      | -206                      | -221        | ps                    |
|                                               | allowed                 | max     |                     | 132                     | 140                   | 147                      | 162                       | 177       | 206                       | 221         |                       |
| Cumulative error across 3 cycles              | t <sub>err</sub> (3per) | min     |                     | -157                    | -166                  | -175                     | -192                      | -210      | -245                      | -262        | ps                    |
|                                               | allowed                 | max     |                     | 157                     | 166                   | 175                      | 192                       | 210       | 245                       | 262         | _                     |
| Cumulative error across 4 cycles              | t <sub>err</sub> (4per) | min     |                     | -175                    | -185                  | -194                     | -214                      | -233      | -272                      | -291        | ps                    |
|                                               | allowed                 | max     |                     | 175                     | 185                   | 194                      | 214                       | 233       | 272                       | 291         | _                     |
| Cumulative error across 5 cycles              | t <sub>ERR</sub> (5per) | min     |                     | -188                    | -199                  | -209                     | -230                      | -251      | -293                      | -314        | ps                    |
|                                               | allowed                 | max     |                     | 188                     | 199                   | 209                      | 230                       | 251       | 293                       | 314         |                       |
| Cumulative error across 6 cycles              | t <sub>ERR</sub> (6per) | min     |                     | -200                    | -210                  | -222                     | -244                      | -266      | -311                      | -333<br>333 | ps                    |
|                                               | allowed                 | max     |                     | 200                     | 210                   | 222                      | 244                       | 266       | 311                       |             |                       |
| Cumulative error across 7 cycles              | t <sub>ERR</sub> (7per) | min     |                     | -209                    | -221                  | -232                     | -256                      | -279      | -325                      | -348<br>348 | ps                    |
|                                               | allowed                 | max     |                     | 209                     | 221                   | 232                      | 256                       | 279       | 325                       | 348         |                       |

@2021 AP Memory. All rights reserved



|                                                    | a 1 1                    | . ,     | and a d                    |                                                        |             |          | LPL        | DDR2                 |                          |                     | Unit                |
|----------------------------------------------------|--------------------------|---------|----------------------------|--------------------------------------------------------|-------------|----------|------------|----------------------|--------------------------|---------------------|---------------------|
| Parameter                                          | Symbol                   | min/max | <u>min</u> t <sub>ск</sub> | 1066                                                   | 933         | 800      | 667        | 533                  | 400                      | 333                 | Mbps                |
| Currenteting arran carrage 8 angles                | t <sub>err</sub> (8per)  | min     |                            | -217                                                   | -229        | -241     | -256       | -290                 | -338                     | -362                |                     |
| Cumulative error across 8 cycles                   | allowed                  | max     |                            | 217                                                    | 229         | 241      | 256        | 290                  | 338                      | 362                 | ps                  |
| Cumulativa arrar caraca 0 avalas                   | t <sub>err</sub> (9per)  | min     |                            | -224                                                   | -237        | -249     | -274       | -299                 | -349                     | -374                |                     |
| Cumulative error across 9 cycles                   | allowed                  | max     |                            | 224 237 249 274 299 349 374                            |             |          |            |                      |                          | 374                 | ps                  |
| Cumulative error across 10 cycles                  | t <sub>ERR</sub> (10per) | min     |                            | -231                                                   | -244        | -257     | -282       | -308                 | -359                     | -385                | 20                  |
| Cumulative error across 10 cycles                  | allowed                  | max     |                            | 231                                                    | 244         | 257      | 282        | 308                  | 359                      | 385                 | ps                  |
| Cumulative error across 11 cycles                  | t <sub>ERR</sub> (11per) | min     |                            | -237                                                   | -250        | -263     | -289       | -316                 | -368                     | -395                | na                  |
| Cumulative error across 11 cycles                  | allowed                  | max     |                            | 237                                                    | 250         | 263      | 289        | 316                  | 368                      | 395                 | ps                  |
| Cumulative error across 12 cycles                  | t <sub>ERR</sub> (12per) | min     |                            | -242                                                   | -256        | -269     | -296       | -323                 | -377                     | -403                | na                  |
| Cumulative error across 12 cycles                  | allowed                  | max     |                            | 242                                                    | 256         | 269      | 296        | 323                  | 377                      | 403                 | ps                  |
| Cumulative error across $n = 13, 14 \cdots 49, 50$ | t <sub>err</sub> (nper)  | min     |                            | t <sub>err</sub> (                                     | nper), allo | owed, mi | n = (1 + 0 | .68ln(n))            | x t <sub>JIT</sub> (per) | , allowed, min      |                     |
| cycles                                             | allowed                  | max     |                            | t <sub>err</sub> (1                                    | nper), allo | wed, ma  | x = (1 + 0 | .68ln(n))            | x t <sub>JIT</sub> (per) | , allowed, max      | ps                  |
|                                                    |                          | 2       | ZQ Calibrat                | tion Param                                             | ieters      |          |            |                      |                          |                     |                     |
| Initialization Calibration Time                    | t <sub>zqinit</sub>      | min     |                            | 1                                                      |             |          |            |                      |                          | μs                  |                     |
| Long Calibration Time                              | tzqcl                    | min     | 6                          | 360                                                    |             |          |            |                      |                          |                     | ns                  |
| Short Calibration Time                             | t <sub>zqcs</sub>        | min     | 6                          | 90                                                     |             |          |            |                      |                          |                     | ns                  |
| Calibration Reset Time                             | t <sub>zqreset</sub>     | min     | 3                          |                                                        |             |          | 4          | 50                   |                          |                     | ns                  |
|                                                    |                          |         | Read F                     | Parameters                                             |             |          |            |                      |                          |                     |                     |
| DQS output access time from CK t/CK c              | t                        | min     |                            |                                                        |             |          | 25         | 500                  |                          |                     | ps                  |
| DQS output access time from CK_bCK_c               | t <sub>dqsck</sub>       | max     |                            |                                                        |             |          | 55         | 500                  |                          |                     | þs                  |
| DQSCK Delta Short                                  | t <sub>dqsckds</sub>     | max     |                            | 330                                                    | 380         | 450      | 540        | 670                  | 900                      | 1080                | ps                  |
| DQSCK Delta Medium                                 | t <sub>DQSCKDM</sub>     | max     |                            | 680                                                    | 780         | 900      | 1050       | 1350                 | 1800                     | 1900                | ps                  |
| DQSCK Delta Long                                   | t <sub>dqsckdl</sub>     | max     |                            | 920                                                    | 1050        | 1200     | 1400       | 1800                 | 2400                     | -                   | ps                  |
| DQS-DQ skew                                        | t <sub>DQSQ</sub>        | max     |                            | 200                                                    | 220         | 240      | 280        | 340                  | 400                      | 500                 | ps                  |
| Data hold skew factor                              | t <sub>QHS</sub>         | max     |                            | 230                                                    | 260         | 280      | 340        | 400                  | 480                      | 600                 | ps                  |
| DQS Output High Pulse Width                        | t <sub>QSH</sub>         | min     |                            | t <sub>CH</sub> (abs) - 0.05                           |             |          |            |                      |                          |                     | t <sub>ск</sub> (av |
| DQS Output Low Pulse Width                         | t <sub>QSL</sub>         | min     |                            | t <sub>CL</sub> (abs) - 0.05                           |             |          |            |                      |                          | t <sub>ск</sub> (av |                     |
| Data Half Period                                   | t <sub>QHP</sub>         | min     |                            | min(t <sub>QSH</sub> , t <sub>QSL</sub> )              |             |          |            |                      |                          |                     | t <sub>ck</sub> (av |
| DQ/DQS output hold time from DQS                   | t <sub>QH</sub>          | min     |                            | t <sub>QHP</sub> -t <sub>QHS</sub>                     |             |          |            |                      |                          |                     | ps                  |
| Read preamble                                      | t <sub>RPRE</sub>        | min     |                            | 0.9                                                    |             |          |            |                      |                          |                     | t <sub>ск</sub> (av |
| Read Postamble                                     | t <sub>RPST</sub>        | min     |                            | t <sub>CL</sub> (abs) - 0.05                           |             |          |            |                      |                          |                     | t <sub>ск</sub> (av |
| DQS low-Z from clock                               | t <sub>LZ(DQS)</sub>     | min     |                            | t <sub>DQSCK(min)</sub> - 300                          |             |          |            |                      |                          |                     | ps                  |
| DQ low-Z from clock                                | t <sub>LZ(DQ)</sub>      | min     |                            | t <sub>DQSCK(min)</sub> - (1.4*t <sub>QHS(max)</sub> ) |             |          |            |                      |                          |                     | ps                  |
| DQS high-Z from clock                              | t <sub>HZ(DQS)</sub>     | max     | 1                          |                                                        |             |          |            | <sub>ax)</sub> - 100 |                          |                     | ps                  |



| Domour of or                                                 | Crown h = 1         | min harr   | min t               |            |            |     | LPDDR | ?   |     |                       | Unit                  |
|--------------------------------------------------------------|---------------------|------------|---------------------|------------|------------|-----|-------|-----|-----|-----------------------|-----------------------|
| Parameter                                                    | Symbol              | min/max    | min t <sub>ск</sub> | 1066       | <i>933</i> | 800 | 667   | 533 | 400 | 333                   | Mbps                  |
|                                                              |                     | W          | rite Param          | eters      |            |     |       |     |     |                       |                       |
| DQ and DM input hold time (Vref based)                       | t <sub>DH</sub>     | min        |                     | 210        | 235        | 270 | 350   | 430 | 480 | 600                   | ps                    |
| DQ and DM input setup time (Vref based)                      | t <sub>DS</sub>     | min        |                     | 210        | 235        | 270 | 350   | 430 | 480 | 600                   | ps                    |
| DQ and DM input pulse width                                  | t <sub>DIPW</sub>   | min        |                     |            |            |     | 0.35  |     |     |                       | t <sub>ck</sub> (avg) |
| Write command to 1st DQS latching transition                 | t                   | min        |                     |            |            |     | 0.75  |     |     |                       | t <sub>ck</sub> (avg) |
| while command to 1st DQS fatching transition                 | t <sub>DQSS</sub>   | max        |                     |            |            |     | 1.25  |     |     |                       | t <sub>ck</sub> (avg) |
| DQS input high-level width                                   | t <sub>DQSH</sub>   | min        |                     |            |            |     | 0.4   |     |     |                       | t <sub>ck</sub> (avg) |
| DQS input low-level width                                    | t <sub>DQSL</sub>   | min        |                     |            |            |     | 0.4   |     |     |                       | t <sub>ск</sub> (avg) |
| DQS falling edge to CK setup time                            | t <sub>DSS</sub>    | min        |                     |            |            |     | 0.2   |     |     |                       | t <sub>ск</sub> (avg) |
| DQS falling edge hold time from CK                           | t <sub>DSH</sub>    | min        |                     |            |            |     | 0.2   |     |     |                       | t <sub>ск</sub> (avg) |
| Write postamble                                              | t <sub>wpst</sub>   | min        |                     |            |            |     | 0.4   |     |     |                       | t <sub>ск</sub> (avg) |
| Write preamble                                               | twpre               | min        |                     |            |            |     | 0.35  |     |     |                       | t <sub>ск</sub> (avg) |
|                                                              |                     | CKE        | E Input Para        | ameters    |            |     |       |     |     |                       |                       |
| CKE min. pulse width (high and low pulse width)              | t <sub>cke</sub>    | min        | 3                   |            |            |     | 3     |     |     |                       | t <sub>ск</sub> (avg) |
| CKE input setup time                                         | t <sub>ISCKE</sub>  | min        |                     | 0.25       |            |     |       |     |     |                       | t <sub>ck</sub> (avg) |
| CKE input hold time                                          | t <sub>IHCKE</sub>  | min        |                     | 0.25       |            |     |       |     |     | t <sub>ck</sub> (avg) |                       |
|                                                              |                     | Command A  | Address Ing         | out Param  | ieters     |     |       |     |     |                       |                       |
| Address & control input setup time (Vref based)              | t <sub>is</sub>     | min        |                     | 220        | 250        | 290 | 370   | 460 | 600 | 740                   | ps                    |
| Address & control input hold time (Vref based)               | t <sub>IH</sub>     | min        |                     | 220        | 250        | 290 | 370   | 460 | 600 | 740                   | ps                    |
| Address & control input pulse width                          | t <sub>IPW</sub>    | min        |                     |            |            |     | 0.40  |     |     |                       | t <sub>ck</sub> (avg) |
|                                                              |                     | Boot Param | eters (10 M         | IHz - 55 I | MHz)       |     |       |     |     |                       | -                     |
|                                                              |                     | max        |                     |            |            |     | 100   |     |     |                       |                       |
| Clock Cycle Time                                             | t <sub>скь</sub>    | min        | -                   |            |            |     | 18    |     |     |                       | ns                    |
| CKE input setup time                                         | t <sub>ISCKEb</sub> | min        | -                   |            |            |     | 2.5   |     |     |                       | ns                    |
| CKE input hold time                                          | t <sub>ihckeb</sub> | min        | -                   |            |            |     | 2.5   |     |     |                       | ns                    |
| Address & control input setup time                           | t <sub>ISb</sub>    | min        | -                   |            |            |     | 1150  |     |     |                       | ps                    |
| Address & control input hold time                            | t <sub>IHb</sub>    | min        | -                   |            |            |     | 1150  |     |     |                       | ps                    |
| DOS Output data access time from CV +/CV                     | +                   | min        |                     | 2.0        |            |     |       |     |     |                       |                       |
| DQS Output data access time from CK_t/CK_c                   | t <sub>dqsckb</sub> | max        | -                   | 10.0       |            |     |       |     |     | ns                    |                       |
| Data strobe edge to output data edge t <sub>DQSQb</sub> -1.2 | t <sub>DQSQb</sub>  | max        | -                   | 1.2        |            |     |       |     |     |                       | ns                    |
| Data hold skew factor                                        | t <sub>QHSb</sub>   | max        | -                   |            |            |     | 1.2   |     |     |                       | ns                    |
|                                                              |                     | Mode       | Register Pa         | arameters  |            |     |       |     |     |                       |                       |
| Mode Register Write command period                           | t <sub>MRW</sub>    | min        | 5                   |            |            |     | 5     |     |     |                       | t <sub>ск</sub> (avg) |
| Mode Register Read command period                            | t <sub>MRR</sub>    | min        | 2                   |            |            |     | 2     |     |     |                       | t <sub>ck</sub> (avg) |



| Dammatan                                                                       | G1-1               |          | main t              |           |                    |                        | LPDDR                  | 2        |       |     | Unit                  |
|--------------------------------------------------------------------------------|--------------------|----------|---------------------|-----------|--------------------|------------------------|------------------------|----------|-------|-----|-----------------------|
| Parameter                                                                      | Symbol             | min/max  | min t <sub>ск</sub> | 1066      | <i>933</i>         | 800                    | 667                    | 533      | 400   | 333 | Mbps                  |
|                                                                                |                    | LPDDR2 S | SDRAM Co            | re Parame | eters              |                        |                        |          |       |     |                       |
| Read Latency                                                                   | RL                 | min      | 3                   | 8         | 7                  | 6                      | 5                      | 4        | 3     | 3   | t <sub>ck</sub> (avg) |
| Write Latency                                                                  | WL                 | min      | 1                   | 4         | 4                  | 3                      | 2                      | 2        | 1     | 1   | t <sub>ck</sub> (avg) |
| Active to Active command period                                                | t <sub>RC</sub>    | min      | -                   |           | t <sub>RAS</sub> + | + t <sub>RPab</sub> (w | ith all-ba             | nk Prech | arge) |     | ns                    |
| CKE min. pulse width during Self-Refresh (low pulse width during Self-Refresh) | t <sub>ckesr</sub> | min      | 3                   |           |                    |                        | 15                     |          |       |     | ns                    |
| Self refresh exit to next valid command delay                                  | t <sub>xsr</sub>   | min      | 2                   |           |                    |                        | t <sub>RFCab</sub> +10 | )        |       |     | ns                    |
| Exit power down to next valid command delay                                    | t <sub>xp</sub>    | min      | 2                   | 7.5       |                    |                        |                        |          |       |     | ns                    |
| LPDDR2-S4 CAS to CAS delay                                                     | t <sub>CCD</sub>   | min      | 2                   | 2         |                    |                        |                        |          |       |     | t <sub>ck</sub> (avg) |
| Internal Read to Precharge command delay                                       | t <sub>rtp</sub>   | min      | 2                   | 7.5       |                    |                        |                        |          |       | ns  |                       |
| RAS to CAS Delay                                                               | t <sub>RCD</sub>   | min      | 3                   |           | 1                  | 18 (typica             | ıl)                    |          |       |     | ns                    |
| Row Precharge Time (single bank)                                               | t <sub>RPpb</sub>  | min      | 3                   |           | 1                  | 18 (typica             | ıl)                    |          |       |     | ns                    |
| Row Precharge Time (all banks)                                                 | t <sub>RPab</sub>  | min      | 3                   |           | 1                  | 18 (typica             | ıl)                    |          |       |     | ns                    |
| Row Active Time                                                                | +                  | min      | 3                   |           |                    |                        | 42                     |          |       |     | ns                    |
| Row Active Time                                                                | t <sub>RAS</sub>   | max      | -                   |           |                    |                        | 70                     |          |       |     | μs                    |
| Write Recovery Time                                                            | t <sub>wr</sub>    | min      | 3                   | 15        |                    |                        |                        |          |       |     | ns                    |
| Internal Write to Read command delay                                           | t <sub>wtr</sub>   | min      | 2                   | 7.5 10    |                    |                        |                        |          |       | 0   | ns                    |
| Active bank A to Active bank B                                                 | t <sub>RRD</sub>   | min      | 2                   | 10        |                    |                        |                        |          | ns    |     |                       |
| Four Bank Activate window                                                      | t <sub>FAW</sub>   | min      | 8                   | 50 60     |                    |                        |                        | 60       | ns    |     |                       |
| Minimum Deep Power Down time                                                   | t <sub>DPD</sub>   | min      |                     | 500       |                    |                        |                        |          |       | μs  |                       |



# 5 Block Diagram



Figure 2. Block Diagram



# 6 Pin Function

# 6.1 CK, /CK (input pins)

The CK and the /CK are the master clock inputs. All inputs except DMs, DQSs and DQs are referred to the cross point of the CK rising edge and the /CK falling edge. For read and write latency, DQS are referred to the cross point of CK and the /CK. When in a write operation, DMs and DQs are referred to the cross point of the DQS and the VDDQ/2 level. The other input signals are referred at CK rising edge.

# 6.2 /CS (input pin)

When /CS is low, commands and data can be input. When /CS is high, all inputs are ignored. However, internal operations (bank active, burst operations, etc.) are held.

# 6.3 CA0 to CA9 (input pins)

These pins define the row & column addresses and operating commands (read, write, etc.) depend on their voltage levels. See "Addressing Table" and "Command operation".

# 6.4 [Addressing Table]

| Part Number  | Organization | Row address | Column address         |
|--------------|--------------|-------------|------------------------|
| AD225616Gx-x | x 16 bits    | R0 to R12   | C0 <sup>*1</sup> to C8 |

| Command    | DDR CA Pins |     |     |     |     |     |     |     |     |     |               |
|------------|-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|---------------|
| Communia   | CA0         | CA1 | CA2 | CA3 | CA4 | CA5 | CA6 | CA7 | CA8 | CA9 | CK edge       |
| Active     |             |     | R8  | R9  | R10 | R11 | R12 | BA0 | BA1 |     | $\uparrow$    |
| Active     | RO          | R1  | R2  | R3  | R4  | R5  | R6  | R7  |     |     | $\rightarrow$ |
| Write/Read |             |     |     |     |     | C1  | C2  | BA0 | BA1 |     | $\uparrow$    |
| White/Read | AP          | C3  | C4  | C5  | C6  | C7  | C8  |     |     | -   | $\rightarrow$ |

Remarks: Rx = row address. Cx = column address

Notes:

- 1. C0 is not present on the command & address, therefore C0 is implied to be zero.
- 2. BA0 &1 are bank select signals. The memory array is divided into banks 0, 1, 2 and 3. BA0 & 1 define to which bank an active/read/write/precharge command is being applied.
- 3. AP defines the precharge mode when a read command or a write command is issued. If AP = high during a read or write command, auto precharge function is enabled.

# 6.5 [Bank Numbering and BA Input Table]

|       | BA0 | BA1 |
|-------|-----|-----|
| Bank0 | L   | L   |
| Bank1 | Н   | L   |
| Bank2 | L   | Н   |
| Bank3 | Н   | Н   |

Remarks: H = VIH, L = VIL.



## 6.6 CKE (input pin)

CKE controls power-down mode, self-refresh function and deep power-down function with other command inputs. The CKE level must be kept for 2 clocks at least if CKE changes at the crossing point of the CK rising edge and the /CK falling edge with proper setup time tIS, by the next CK rising edge CKE level must be kept with proper hold time tIH.

## 6.7 *DQ0 to DQ15 (x16) - (input/output pins)*

Data are input to and output from these pins.

## 6.8 DQSx, /DQSx (input/ output pins, where x = 0 to 1)

DQS and /DQS provide the read data strobes (as output) and the write data strobes (as input). Each DQS (/DQS) pin corresponds to eight DQ pins, respectively (See DQS and DM Correspondence Table).

#### 6.9 DM0 to DM1 (input pins)

DM is the reference signals of the data input mask function. DM is sampled at the crossing point of DQS and VDDQ/2. When DM = high, the data input at the same timing are masked while the internal burst counter will be counting up.

## 6.10 [DM truth table]

| Name (Functional) | DM | DQ    | Note |
|-------------------|----|-------|------|
| Write enable      | L  | Valid | 1    |
| Write inhibit     | Н  | Х     | 1    |

Notes:

Used to mask write data. Provided coincident with the corresponding data.

Each DM pin corresponds to eight DQ pins, respectively (See DQS and DM Correspondence Table).

#### 6.11 [DQS and DM Correspondence Table]

| Part Number  | Organization | DQS         | Data Mask | DQ          |
|--------------|--------------|-------------|-----------|-------------|
| AD225616Gx-x | x 16 bits    | DQS0, /DQS0 | DM0       | DQ0 to DQ7  |
| AD225010GX-X | X TO DILS    | DQS1, /DQS1 | DM1       | DQ8 to DQ15 |

# 6.12 VDD1, VDD2, VSS, VDDQ, VSSQ (power supply)

V<sub>DD1/2</sub> and V<sub>SS</sub> are power supply pins for internal circuits. V<sub>DDQ</sub> and V<sub>SSQ</sub> are power supply pins for the output buffers.



# 7 Command Operation

# 7.1 Command Truth Table

The LPDDR2 RAM recognizes the following commands specified by the /CS, CA0, CA1, CA2, CA3 and CKE at the rising edge of the clock.

- CAxr refers to the command/address bit x on the rising edge of clock. (个)
- CAxf refers to the command/address bit x on the falling edge of clock.  $(\downarrow)$

| CAxt refers to t                              |                | Ck                |                  | DDR CA Pins |                  |     |                    |       |     |     |     |            |     |            |               |  |
|-----------------------------------------------|----------------|-------------------|------------------|-------------|------------------|-----|--------------------|-------|-----|-----|-----|------------|-----|------------|---------------|--|
| Function                                      | Symbol         | Previous<br>cycle | Current<br>cycle | /cs         | CA0              | CA1 | CA2                | CA3   | CA4 | CA5 | CA6 | CA7        | CA8 | CA9        | CK<br>edge    |  |
|                                               | MRW            |                   |                  | L           | L                | L   | L                  | L     | MA0 | MA1 | MA2 | MA3        | MA4 | MA5        | $\uparrow$    |  |
| Mode register write                           | IVIKIV         | Н                 | Н                | ×           | MA6              | MA7 | OP0                | OP1   | OP2 | OP3 | OP4 | OP5        | OP6 | OP7        | $\downarrow$  |  |
| Mode register read                            | MRR            | Н                 | н                | L           | L                | L   | L                  | Н     | MA0 | MA1 | MA2 | MA3        | MA4 | MA5        | $\leftarrow$  |  |
| Mode register read                            | WINN           |                   |                  | ×           | MA6              | MA7 |                    |       |     |     | ×   |            |     |            | $\downarrow$  |  |
| Refresh all banks                             | REFab          | н                 | н                | L           | L                | L   | н                  | н     |     |     | :   | ×          |     |            | $\uparrow$    |  |
| Kenesh dir barks                              | ILEI UD        |                   |                  | ×           |                  |     |                    |       |     | ×   |     |            |     |            | $\downarrow$  |  |
| Self-refresh entry                            | SELF           | Н                 | L                | L           | L                | L   | н                  |       |     |     | ×   |            |     |            | $\uparrow$    |  |
| Sen renesh endy                               | JEE            | ×                 | -                | ×           |                  |     | -                  | •     |     | ×   | -   |            |     |            | $\downarrow$  |  |
| Bank activate                                 | ACT            | н                 | н                | L           | L                | н   | R8                 | R9    | R10 | R11 | R12 | BAO        | BA1 | ×          | $\uparrow$    |  |
|                                               |                |                   |                  | ×           | RO               | R1  | R2                 | R3    | R4  | R5  | R6  | R7         | :   | ×          | $\downarrow$  |  |
| Write                                         | WRIT           | н                 | н                | L           | н                | L   | L                  | RFU   | RFU | C1  | C2  | BA0        | BA1 | ×          | $\uparrow$    |  |
|                                               |                |                   |                  | ×           | $AP^{*1}$        | C3  | C4                 | C5    | C6  | C7  | C8  |            | ×   |            | $\downarrow$  |  |
| Read                                          | READ           | н                 | н                | L           | н                | L   | н                  | RFU   | RFU | C1  | C2  | BA0        | BA1 | ×          | $\uparrow$    |  |
|                                               |                |                   |                  | ×           | AP <sup>*1</sup> | C3  | C4                 | C5    | C6  | C7  | C8  |            | ×   |            | $\downarrow$  |  |
| Precharge                                     | PRE            | н                 | н                | L           | н                | Н   | L H AB × BAO BA1 × |       |     |     |     |            |     | $\uparrow$ |               |  |
|                                               |                |                   |                  | ×           |                  | ×   |                    |       |     |     |     |            |     |            |               |  |
| Burst terminate                               | BST            | н                 | н                | L           | н                | Н   | L                  | L L × |     |     |     |            |     |            |               |  |
|                                               | _              |                   |                  | ×           |                  |     | ×                  |       |     |     |     |            |     |            | $\downarrow$  |  |
| Deep power-down mode                          | DPDEN          | Н                 | L                | L           | н                | Н   | L                  |       |     |     | ×   |            |     |            | $\uparrow$    |  |
| entry                                         |                | ×                 |                  | ×           |                  |     |                    | -     |     | ×   |     |            |     |            | $\downarrow$  |  |
| No operation                                  | NOP            | н                 | н                | L           | н н н х          |     |                    |       |     |     |     | $\uparrow$ |     |            |               |  |
|                                               | -              |                   |                  | ×           |                  |     | •                  | -     |     | ×   |     |            |     |            | $\downarrow$  |  |
| Maintain PD/SREF/DPD                          | NOP            | L                 | L                | L           | н                | Н   | Н                  |       |     |     | ×   |            |     |            | $\uparrow$    |  |
|                                               | -              |                   |                  | ×           |                  |     |                    |       |     | ×   |     |            |     |            | $\downarrow$  |  |
| No operation                                  | NOP            | н                 | н                | н           |                  |     |                    |       |     | ×   |     |            |     |            | $\uparrow$    |  |
|                                               | -              |                   |                  | ×           |                  |     |                    |       |     | ×   |     |            |     |            | $\downarrow$  |  |
| Device deselect                               | DESL           | н                 | н                | н           |                  |     |                    |       |     | ×   |     |            |     |            | $\uparrow$    |  |
|                                               |                |                   |                  | ×           |                  |     |                    | ×     |     |     |     |            |     |            | $\downarrow$  |  |
| Power-down mode entry                         | PDEN           | Н                 | L                | н           |                  |     |                    | ×     |     |     |     |            |     |            |               |  |
|                                               |                | ×                 | -                | ×           |                  |     |                    | ×     |     |     |     |            |     |            |               |  |
| Exit power-down/deep<br>power-down mode, self |                |                   | н                |             |                  |     |                    |       | ×   |     |     |            |     | $\uparrow$ |               |  |
| refresh                                       | SELFX,<br>DPDX | ×                 |                  | ×           |                  |     |                    |       |     | ×   |     |            |     |            | $\rightarrow$ |  |

Remarks: H = VIH, L = VIL, × = VIH or VIL, Rx = row address, Cx = column address,

AB = all banks or selected bank precharge.



#### Notes:

- 1. AP high during a read or write command indicates that an auto precharge will occur to the bank associated with the read or write command.
- 2. Bank selects (BA0 & 1) determine which bank is to be operated upon.
- 3. Self-refresh exit and deep power-down exit are asynchronous.
- 4. /CS and CKE are sampled at the rising edge of clock.
- 5. VREF must be maintained during self-refresh and deep power-down operation.

# 7.2 Register Commands [MRR/MRW]

The register commands include both a mode register read (MRR) and a mode register write (MRW) command. The protocol provides support for a total of up to 256 8-bit registers, which will be either read-only, write-only, or both readable and writeable by the memory controller.

## 7.3 Refresh Commands [REF]

The refresh commands include an All Banks refresh command, and a self-refresh command. Entry into self-refresh mode will occur upon the transition of CKE from high to low.

## 7.4 Active Command [ACT]

Only CAOr and CA1r are needed to encode this command. The remaining bits in the CA map specify the row and bank address.

## 7.5 Read/Write Commands [READ/WRIT]

The read and write commands indicate whether a read or write is desired. CAOr, CA1r, and CA2r are needed to encode either command. The remaining bits in the CA map are used to indicate the column address. A bit to indicate whether an auto precharge is desired is provided and is registered on CAOf of both read and write commands. Two bits in the read and write command encoding have been specified as Reserved for Future Use (RFU).

#### 7.6 Precharge Commands [PRE]

The Precharge command requires that the bank be specified at command time only when the auto precharge bit indicates that an All Bank pre-charge is not desired (I.E. AB (CA4r) = 0). If the All Bank precharge bit is set (I.E. AB (CA4r) = 1), bank information is not required.

#### 7.7 Burst Terminate Command [BST]

The BST command will allow for both read and write commands (without auto precharge) to be interrupted on prefetch boundaries prior to the end of a burst. The desired burst length will be set in one of the mode registers.

## 7.8 Power-down and Deep Power Down [PDEN/DPDEN]

Both power-down and deep power-down modes are supported by the protocol. In normal power-down mode all input and output buffers as well as CK and /CK will be disabled. If all banks are precharged prior to entering power-down mode, the device will be said to be in Precharge power-down mode. If at least one bank is open while entering power-down mode, the SDRAM device will be said to be in Active power-down mode.

In Deep power-down mode all input/output buffers, CK, /CK, and power to the array will be disabled. The contents of the SDRAM will be lost upon entry into deep power-down mode.

The command for entry into normal power-down mode requires that /CS is high, while the command for entry into Deep power-down mode requires that /CS be low. In both cases CKE will remain active and will be the mechanism by which the SDRAM is able to exit either power-down modes.

# apmemory

# 7.9 Exit Command [PDEX, DPDX, SELFX]

Exit from self-refresh, power down, or deep power-down modes requires a low to high transition of CKE.

# 7.10 No Operation Command [NOP]

NOP can either be issued using a command when /CS is low or by simply deselecting /CS.

#### 7.11 CKE Truth Table

|                         | СК                                     | E                                  | Command (n) <sup>*3</sup> |                             |       |
|-------------------------|----------------------------------------|------------------------------------|---------------------------|-----------------------------|-------|
| Current state *2        | Previous cycle<br>(n-1) <sup>*1</sup>  | Current<br>cycle (n) <sup>*1</sup> | /CS, CA0r to CA3r         | Operation (n) <sup>*3</sup> | Notes |
| Active /Idle newer down | L                                      | L                                  | ×                         | Maintain power-down         | 8     |
| Active/lule power-down  | Active/Idle power-down L H DESL or NOF |                                    | DESL or NOP               | Power-down exit             | 4     |
| Deen newer dewn entry   | L                                      | L                                  | ×                         | Maintain power-down         | 8     |
| Deep power-down entry   | L                                      | Н                                  | DESL or NOP               | Deep power-down exit        |       |
| Self-refresh            | L                                      | L                                  | ×                         | Maintain self-refresh       | 8     |
| Sen-refresh             | L                                      | Н                                  | DESL or NOP               | Self-refresh exit           | 4, 7  |
| Bank Active             | Н                                      | L                                  | DESL or NOP               | Active power down entry     | 4     |
|                         | Н                                      | L                                  | DESL or NOP               | Precharge power down entry  | 4     |
| All banks idle          | Н                                      | L                                  | SELF                      | Self-refresh entry          | 5     |
| Other                   | Н                                      | Н                                  | Refer to                  | the Command Truth Table     | 6     |

Remark: H = VIH, L = VIL, × = Don't care

Notes:

- 1. CKE (n) is the logic state of CKE at clock edge n; CKE (n-1) was the state of CKE at the previous clock edge.
- 2. Current state is the state of the LPDDR2 RAM immediately prior to clock edge n.
- 3. Command (n) is the command registered at clock edge n, and operation (n) is a result of Command (n).
- 4. All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document.
- 5. Self-refresh mode can only be entered from the all banks idle state.
- 6. Must be a legal command as defined in the command truth table.
- 7. Valid commands for deep power-down exit and power-down exit and self-refresh exit are NOP and DESL only.
- 8. Deep power-down, power-down and self-refresh cannot be entered while read/write operations, mode register read/write or precharge operations are in progress.
- 9. VREF must be maintained during self-refresh operation.
- 10. Clock frequency may be changed or stopped during the active power-down or idle power-down state.



# 8 Simplified State Diagram



Figure 3 Simplified State Diagram

# 9 Operation of the LPDDR2 RAM

Read and write accesses to the LPDDR2 RAM are burst oriented; accesses start at a selected location and continue for the fixed burst length of four, eight, and sixteen in a programmed sequence. Accesses begin with the registration of an active command, which is then followed by a read or write command. The address bits registered coincident with the active command is used to select the bank and row to be accessed (BAO & 1 selects the bank; RO to R12 selects the row). The address bits registered coincident with the read or write command are used to select the starting column location for the burst access and to determine if the auto precharge command is to be issued.

Prior to normal operations, the LPDDR2 RAM must be initialized. The following sections provide detailed information covering device initialization; register definition, command descriptions and device operation.

## 9.1 LPDDR2 RAM Power-On and Initialization Sequence

#### 9.1.1 <u>Power Ramp and Device Initialization</u>

#### Power Ramp

While applying power (after Ta), CKE shall be held at a logic low level ( $\leq 0.2 \times VDD2$ ), all other inputs shall be between VIL (min.) and VIH (max.). The LPDDR2 RAM device will only guarantee that outputs are in a high impedance state while CKE is held low. On or before the completion of the power ramp (Tb) CKE must be held low. Voltage levels at I/Os and outputs must be between VSSQ and VDDQ during voltage ramp time to avoid latch-up.

The following conditions apply:

- Ta is the point where any power supply first reaches 300mV.
- After Ta is reached, V<sub>DD1</sub> must be greater than V<sub>DD2</sub> 200mV.
- After Ta is reached,  $V_{DD1}$  and  $V_{DD2}$  must be greater than  $V_{DDQ} 200 mV$ .
- After Ta is reached, V<sub>REF</sub> must always be less than all other supply voltages.
- The voltage difference between any of V<sub>SS</sub> and V<sub>SSQ</sub> pins may not exceed 100mV.
- Tb is the point when all supply and reference voltages are within their respective min/max operating conditions.
- Power ramp duration t<sub>INITO</sub> (Tb Ta) must be no greater than 20ms.

Note:  $V_{DD2}$  is not present in some systems. Rules related to  $V_{DD2}$  in those cases do not apply.

#### CKE and Clock

Beginning at Tb, CKE must remain low for at least tINIT1 = 100ns, after which it may be asserted high. Clock must be stable at least tINIT2 = 5tCK prior to the first low to high transition of CKE (Tc). CKE, /CS and CA inputs must observe setup and hold time (tIS, tIH) requirements with respect to the first rising clock edge (as well as to the subsequent falling and rising edges).

#### Reset Command

After tINIT3 is satisfied, a MRW (Reset) command shall be issued (Td). Wait for at least tINIT4 = 1µs while keeping CKE asserted and issuing NOP or DESL commands.

#### Mode Register Reads and Device Auto-Initialization (DAI) polling

After tINIT4 is satisfied (Te), only MRR commands (including power-down entry/exit) are allowed. It is recommended to determine the device type and other device characteristics by issuing MRR commands (MRO, Device ID, etc.). The MRR command may be used to poll the DAI-bit to acknowledge when Device Auto-Initialization is complete. As the memory output buffers are not properly configured yet, some AC parameters may have relaxed timings before the system is appropriately configured. After the DAI-bit (MRO.DAI) is set to "ready" by the memory device, the device is in idle state (Tf). The state of the DAI status bit can be determined by an MRR command to MRO DAI. The LPDDR2 RAM will set the DAI-bit no later than tINIT5 (10µs) after the Reset command.

#### Normal Operation

After tINIT5 (Tf), MRW commands may be used to properly configure the memory, for example the output buffer driver strength, latencies etc. The LPDDR2 RAM device will now be in IDLE state and ready for any valid command. After Tf, the clock frequency may be changed according to the clock frequency change procedure described in section Input Clock Stop and Frequency Change during Power-Down of this specification.

#### 9.1.2 <u>Timing Parameters for Initialization</u>

| Value |                                        |                                                      |                                                                                                                                   |  |  |
|-------|----------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|
| min.  | max.                                   | Unit                                                 | Test Condition                                                                                                                    |  |  |
| -     | 20                                     | ms                                                   | Maximum Power Ramp Time                                                                                                           |  |  |
| 100   |                                        | ns                                                   | Minimum CKE low time after completion of power ramp                                                                               |  |  |
| 5     |                                        | tCK                                                  | Minimum stable clock before first CKE high                                                                                        |  |  |
| 200   |                                        | μs                                                   | Minimum Idle time after first CKE assertion                                                                                       |  |  |
| 1     |                                        | μs                                                   | Minimum Idle time after Reset command, this time will be about 2 × $t_{\mbox{\tiny RFCab}}$ (max density) + $t_{\mbox{\tiny RP}}$ |  |  |
|       | 10                                     | μs                                                   | Maximum duration of Device Auto-Initialization                                                                                    |  |  |
| 18    | 18 100 ns Clock cycle time during boot |                                                      |                                                                                                                                   |  |  |
|       | min.       100    5    200    1        | min.  max.     20    100     5     200     1      10 | min.  max.  Unit     20  ms    100   ns    5   tCK    200   μs    1   μs     10  μs                                               |  |  |

[See Figure 134 in JEDEC Standard No. 209-2E]

#### Initialization After RESET (without power ramp)

If the RESET command is issued before or after the power-up initialization sequence, the re-initialization procedure must begin at Td.

#### **Power-off Sequence**

The following procedure is required to power off the device.

While powering off, CKE must be held LOW (≤0.2 × VDD2);.all other inputs must be between VILmin and VIHmax.

The device outputs remain at High-Z while CKE is held LOW.

DQ, DM, DQS\_t, and DQS\_c voltage levels must be between VSSQ and VDDQ during the power-off sequence to avoid latch-up. CK\_t, CK\_c, CS\_n, and CA input levels must be between VSS and VDD2 during the power-off sequence to avoid latch-up.

Tx is the point where any power supply drops below the minimum value specified.

Tz is the point where all power supplies are below 300mV. After Tz, the device is powered off (see the following Table).

| Between   | Applicable Conditions                                               |
|-----------|---------------------------------------------------------------------|
| Tx and Tz | V <sub>DD1</sub> must be greater than V <sub>DD2</sub> 200mV        |
| Tx and Tz | V <sub>DD1</sub> must be greater than V <sub>DDQ</sub> 200mV        |
| Tx and Tz | V <sub>REF</sub> must always be less than all other supply voltages |

The voltage difference between any of VSS and VSSQ pins must not exceed 100mV.

#### Uncontrolled Power-Off Sequence

When an uncontrolled power-off occurs, the following conditions must be met:

At Tx, when the power supply drops below the minimum values specified, all power supplies must be turned off and all powersupply current capacity must be at zero, except for any static charge remaining in the system.

#### Power-up, Initialization, and Power-off (cont'd)

After Tz (the point at which all power supplies first reach 300mV), the device must power off. During this period, the relative voltage between power supplies is uncontrolled. VDD1 and VDD2 must decrease with a slope lower than 0.5 V/ $\mu$ s between Tx and Tz.

An uncontrolled power-off sequence can occur a maximum of 400 times over the life of the device.

|                   | va   | iue  |      |                             |
|-------------------|------|------|------|-----------------------------|
| Symbol            | min. | max. | Unit | Comment                     |
| t <sub>POFF</sub> |      | 2    | S    | Maximum Power-Off ramp time |



# 9.2 Programming the Mode Register

#### 9.2.1 <u>Mode Register Assignment</u>

| MR No.   | MA [7:0]         | Function                | Access     | OP7                   | OP6                                       | OP5   | OP4       | OP3                   | OP2     | OP1      | OPO      | Remark   |  |  |
|----------|------------------|-------------------------|------------|-----------------------|-------------------------------------------|-------|-----------|-----------------------|---------|----------|----------|----------|--|--|
| 0        | 00h              | Device Info.            | R          | R (RFU)               |                                           |       |           |                       | DI      | DAI      | See MR0  |          |  |  |
| 1        | 01h              | Device Feature 1        | W          | nW                    | R (for A                                  | AP)   | WC        | BT                    |         | BL       |          | See MR1  |  |  |
| 2        | 02h              | Device Feature 2        | W          |                       | (RI                                       | FU)   |           |                       | RL 8    | k WL     |          | See MR2  |  |  |
| 3        | 03h              | I/O Config-1            | W          |                       | (RI                                       | FU)   |           |                       | D       | S        |          | See MR3  |  |  |
| 4        | 04h              | SDRAM Refresh Rate      | R          | TUF                   |                                           | (RI   | FU)       |                       | Re      | efresh R | ate      | See MR4  |  |  |
| 5        | 05h              | Basic Config-1          | R          |                       |                                           |       | Comp      | any ID                |         |          |          | See MR5  |  |  |
| 6        | 06h              | Basic Config-2          | R          |                       |                                           |       | Revisi    | on ID1                |         |          |          | See MR6  |  |  |
| 7        | 07h              | Basic Config-3          | R          | Revision ID2          |                                           |       |           |                       | See MR7 |          |          |          |  |  |
| 8        | 08h              | Basic Config -4         | R          | I/O V                 | Width                                     |       | Der       | isity                 |         | Ту       | 'pe      | See MR8  |  |  |
| 9        | 09h              | Test Mode               | $W^{*1}$   |                       |                                           | Vendo | or-Speci  | fic Test              | Mode    |          | See MR9  |          |  |  |
| 10       | 0Ah              | IO Calibration          | W          |                       |                                           | (     | Calibrati | ion Cod               | e       |          |          | See MR10 |  |  |
| 11:15    | 0Bh TO 0Fh       | Reserved                |            |                       |                                           |       | (RI       | FU)                   |         |          |          |          |  |  |
| 16       | 10h              | PASR_Bank               | W          |                       |                                           |       | Bank      | Mask                  |         |          |          | See MR16 |  |  |
| 17:23    | 11h TO 17h       | Reserved                |            |                       |                                           |       | (RI       | FU)                   |         |          |          |          |  |  |
| MR No.24 | to 31 are Non-Vo | olatile Memory (NVM) sp | pecific mo | ode regi              | de registers, which LPDDR2 does not have. |       |           |                       |         |          |          |          |  |  |
| 32       | 20h              | Calibration Pattern A   | R          | Calibration Pattern A |                                           |       |           | Calibration Pattern A |         |          | See MR32 |          |  |  |
| 40       | 28h              | Calibration Pattern B   | R          |                       |                                           | Са    | libration | n Pattern             | ı B     |          |          | See MR40 |  |  |
| 63       | 3FH              | Reset                   | W          |                       |                                           |       | >         | <                     |         |          |          | See MR63 |  |  |

MR No. 33 to 39, 41 to 62 and MR 64 to 255 are reserved.

#### Note:

- 1. RFU bits shall be set to '0' during mode register writes.
- 2. RFU bits shall be read as '0' during mode register reads.
- 3. All mode registers that are specified as RFU or write-only shall return undefined data when read and DQS\_t, DQS\_c shall be toggled.
- 4. All mode registers that are specified as RFU shall not be written.
- 5. See vendor device datasheets for details on vendor-specific mode registers.
- 6. Writes to read-only registers shall have no impact on the functionality of the device.

MR9[5] is Fail Bit, and Read-Only.

- Remarks: R = read-only
  - W = write-only

DAI = Device Auto-Initialization

DI = Device Information

nWR = Write Recovery for auto precharge

WC = Wrap Control

BT = Burst Type

BL = Burst Length

RL & WL = Read latency & Write latency

DS = Drive Strength

TUF = Temperature Update Flag



| OP7<br>MR0     | OP6 OP5 OP4 OP3 (<br>(RFU) | OP2 OP1 OP<br>DI DA | _             |                                      |            |       |                       |
|----------------|----------------------------|---------------------|---------------|--------------------------------------|------------|-------|-----------------------|
| 1011to         | (12.0)                     |                     | <u> </u>      |                                      | D 1 1      | 0     | DAI complete          |
|                |                            |                     |               | Device Auto-Initialization           | Read-only  | 1     | DAI still in progress |
|                |                            |                     | _             | Device Information                   | Deed auto  | 0     | SDRAM                 |
|                |                            |                     |               | Device Information                   | Read-only  | 1     | Reserved              |
| OP7<br>MR1 nWR | OP6OP5OP4OP3O(for AP)WCBT  | OP2 OP1 OP<br>BL    | )             |                                      |            | Γ     |                       |
|                |                            |                     |               |                                      |            | 010   | BL4 (default)         |
|                |                            |                     |               | Burst Length                         | Write-only | 011   | BL8                   |
|                |                            |                     |               | Durst Lengui                         | write-only | 100   | BL16                  |
|                |                            |                     |               |                                      |            | Other | Reserved              |
|                |                            |                     |               | Burst Type                           | Write-only | 0     | Sequential (default)  |
|                |                            |                     |               | burst Type                           | write-only | 1     | Interleaved           |
|                |                            |                     |               | Wrap Control                         | Write-only | 0     | Wrap (default)        |
|                |                            |                     |               | wrap Control                         | write-only | 1     | No Wrap               |
|                |                            |                     |               |                                      |            | 001   | nWR=3 (default)       |
|                |                            |                     |               |                                      |            | 010   | nWR=4                 |
|                |                            |                     |               | W. to Day of                         |            | 011   | nWR=5                 |
|                |                            |                     | $\rightarrow$ | Write Recovery for<br>Autoprecharge* | Write-only | 100   | nWR=6                 |
|                |                            |                     |               | Autoprocharge -                      |            | 101   | nWR=7                 |

Note: Programmed value in nWR register is the number of clock cycles which determined when to start internal precharge operation for a write burst with AP enabled. It is determined by RU (tWR/tCK).

110

Other

nWR=8

Reserved





| OP7 OP6 OP5 OP4 OP3 OP2 OP1 OP0 |                            |           |                                                                            |                                       |
|---------------------------------|----------------------------|-----------|----------------------------------------------------------------------------|---------------------------------------|
| MR4 TUF (RFU) Refresh Rate      | I                          |           |                                                                            |                                       |
|                                 |                            | -         | 000 Reserved                                                               |                                       |
|                                 |                            | -         | 001 Reserved                                                               |                                       |
|                                 |                            | - F       | 010 2 × tREFI                                                              |                                       |
|                                 |                            |           | 011 1 × tREFI                                                              |                                       |
|                                 | Refresh Rate R             | ead-only  | 100 Reserved                                                               |                                       |
|                                 |                            |           | 101 $\begin{array}{c} 0.25 \times \text{tRI} \\ \text{derate} \end{array}$ | EFI, set to 85C, do not               |
|                                 |                            |           | 110 0.25 × tRI                                                             | EFI, set to 95C, de-rate              |
|                                 |                            |           | 111 temp>105                                                               | C, set to 105C, stall                 |
|                                 |                            |           | ()                                                                         | value has not changed<br>read of MR4. |
|                                 | Temperature Update Flag R  | ead-only  | OP<2:0>                                                                    | value has changed                     |
|                                 |                            |           |                                                                            | read of MR4.                          |
| OP7 OP6 OP5 OP4 OP3 OP2 OP1 OP0 |                            |           |                                                                            |                                       |
| MR5 Company ID                  |                            |           |                                                                            |                                       |
|                                 | →Company ID                | Read-on   | ly 11111101                                                                | AP Memory                             |
|                                 | , <u> </u>                 |           | -9                                                                         |                                       |
| OP7 OP6 OP5 OP4 OP3 OP2 OP1 OP0 |                            |           |                                                                            |                                       |
| MR6 Revision ID1                |                            |           |                                                                            |                                       |
|                                 | $\rightarrow$ Revision ID1 | Read-on   | ly 00000000                                                                | Version A                             |
|                                 |                            |           |                                                                            |                                       |
| OP7 OP6 OP5 OP4 OP3 OP2 OP1 OP0 |                            |           |                                                                            |                                       |
| MR7 Revision ID2                |                            |           |                                                                            |                                       |
|                                 | $\rightarrow$ Revision ID2 | Read-on   | ly 00000000                                                                | Version A                             |
|                                 |                            |           |                                                                            |                                       |
| OP7 OP6 OP5 OP4 OP3 OP2 OP1 OP0 |                            |           |                                                                            |                                       |
| MR8 I/O Width Density Type      | r                          |           |                                                                            |                                       |
|                                 |                            |           | 00                                                                         | S4 SDRAM (default)                    |
|                                 | → Type                     | Read-on   | ly 01                                                                      | Reserved                              |
|                                 |                            |           | 10                                                                         | Reserved                              |
|                                 |                            |           |                                                                            | Reserved                              |
|                                 |                            |           | 0010                                                                       | <b>256Mb (default)</b><br>512Mb       |
|                                 |                            |           | 0011 0100                                                                  | 1Gb                                   |
|                                 |                            |           | 0100                                                                       | 2Gb                                   |
|                                 | → Density                  | Read-on   |                                                                            | 4Gb                                   |
|                                 |                            | rectua on | 0111                                                                       | 8Gb                                   |
|                                 |                            |           | 1000                                                                       | 16Gb                                  |
|                                 |                            |           | 1000                                                                       | 32Gb                                  |
|                                 |                            |           | Other                                                                      | Reserved                              |
|                                 |                            |           | 00                                                                         | x32                                   |
|                                 | VO Width                   | Doct and  | 01                                                                         | x16 (default)                         |
|                                 | $\rightarrow$ I/O Width    | Read-on   | ly 10                                                                      | x8                                    |
|                                 |                            |           | 11                                                                         | Not used                              |



| OP7 OP6 OP5 OP4 OP3 OP2 OP      | 1 OP0              |              |            |                     |                     |                |   |
|---------------------------------|--------------------|--------------|------------|---------------------|---------------------|----------------|---|
| MR9 Vendor-Specific Test Mode   |                    |              |            |                     |                     |                |   |
|                                 |                    |              |            |                     | 0                   | Pass (default) | ) |
|                                 | → Fa               | iled Die Bit | [5]        | Read-onl            | у 1                 | Fail           |   |
|                                 |                    |              |            |                     |                     | •              |   |
| OP7 OP6 OP5 OP4 OP3 OP2 OP1 OP0 |                    |              |            |                     |                     |                |   |
| MR10 Calibration Code           |                    |              |            | •                   |                     |                |   |
|                                 |                    |              | hFF        | Calibration comn    | nand after initiali | zation         |   |
|                                 | Calibration        |              | hAB        | Long calibration    |                     |                |   |
|                                 | $\rightarrow$ Code | Write-only   | h56        | Short calibration   |                     |                |   |
|                                 |                    |              | hC3        | ZQ Reset            |                     |                |   |
|                                 |                    |              | others     | Reserved            |                     |                |   |
| OP7 OP6 OP5 OP4 OP3 OP2 OP1 OP0 |                    |              |            |                     |                     |                |   |
| MR16 (RFU) Bank Mask            |                    |              |            |                     |                     |                |   |
|                                 | Bank [3:0]         | Write-only   | 1          | h enable to the ban |                     | default)       |   |
|                                 | Mask               |              | 1 Refres   | h blocked (=maske   | ed)                 |                |   |
| OP7 OP6 OP5 OP4 OP3 OP2 OP1 OP0 |                    |              |            |                     |                     |                |   |
| MR32 Calibration Pattern "A"    |                    |              |            | г                   |                     |                |   |
|                                 | >                  |              | Bit Time 0 | Bit Time 1          | Bit Time 2          | Bit Time 3     |   |
|                                 | DQ outputs         | pattern A    | 1          | 0                   | 1                   | 0              |   |
| OP7 OP6 OP5 OP4 OP3 OP2 OP1 OP0 |                    |              |            |                     |                     |                |   |
| MR40 Calibration Pattern "B"    |                    |              |            | 1                   |                     |                |   |
|                                 | >                  |              | Bit Time 0 | Bit Time 1          | Bit Time 2          | Bit Time 3     |   |
|                                 | DQ outputs         | pattern B    | 0          | 0                   | 1                   | 1              |   |

# 9.3 Bank Activate Command [ACT]

The bank activate command is issued by holding /CS low, CA0 low, and CA1 high at the rising edge of the clock. The bank addresses BA0 & 1 are used to select the desired bank. The row address R0 through R12 is used to determine which row to activate in the selected bank. The Bank Activate command must be applied before any read or write operation can be executed. Immediately after the Bank Active command, the LPDDR2 RAM can accept a read or write command on the following clock cycle at time tRCD after the activate command is sent. Once a bank has been activated it must be precharged before another bank activate command can be applied to the same bank. The bank active and precharge times are defined as tRAS and tRP, respectively. The minimum time interval between successive bank activate commands to the same bank is determined by the /RAS cycle time of the device (tRC). The minimum time interval between successive bank activate commands to the different bank is determined by (tRRD).

[See Figure 19 in JEDEC Standard No. 209-2E]

#### 9.4 Read and Write Access Modes

After a bank has been activated, a read or write cycle can be executed. This is accomplished by setting /CS low, CA0 high, and CA1 low at the rising edge of the clock. CA2r must also be defined at this time to determine whether the access cycle is a read operation (CA2r high) or a write operation (CA2r low).

The LPDDR2 RAM provides a fast column access operation. A single read or write command will initiate a serial read or write operation on successive clock cycles. The boundary of the burst cycle is strictly restricted to specific segments of the page length. For example, the 8M bits x 16 I/O x 8 banks chip has a page length of 16384 bits (defined by C1 to C11). The page length of 16384 is divided into 4096, 2048, or 1024 for 16 bits burst respectively. A 4 bits or 8 bits or 16 bits burst operation will occur entirely within one of the 4096, 2048, or 1024 groups beginning with the column address supplied to the device during

the read or write command (C1 to C11). The second, third and fourth access will also occur within this group segment. However, the burst order is a function of the starting address, and the burst sequence.

A new burst access must not interrupt the previous 4 bits burst operation in case of BL = 4 setting. In case of BL = 8 and BL = 16 settings, reads may be interrupted by reads and writes may be interrupted by writes provided that this occurs on a 4 bits boundary. The minimum CAS to CAS delay is defined by tCCD.

## 9.5 Burst Mode Operation

|              |              |              |           |    |     |                  |   |     |     | Bu  | urst cycle number and burst address sequence |   |   |   |   |    |    |    |    |    |    |    |
|--------------|--------------|--------------|-----------|----|-----|------------------|---|-----|-----|-----|----------------------------------------------|---|---|---|---|----|----|----|----|----|----|----|
| C3<br>(CA1f) | C2<br>(CA6r) | C1<br>(CA5r) | CO<br>(0) | BL | BT  | wc               | 1 | 2   | 3   | 4   | 5                                            | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 |
| ×            | ×            | 0            | 0         |    | any | Wrap             | 0 | 1   | 2   | 3   |                                              |   |   |   |   |    |    |    |    |    |    |    |
| ×            | ×            | 1            | 0         | 4  | any | wiap             | 2 | 3   | 0   | 1   |                                              |   |   |   |   |    |    |    |    |    |    |    |
| ×            | ×            | ×            | 0         |    | any | NW <sup>*5</sup> | у | y+1 | y+2 | y+3 |                                              |   |   |   |   |    |    |    |    |    |    |    |
| ×            | 0            | 0            | 0         |    |     |                  | 0 | 1   | 2   | 3   | 4                                            | 5 | 6 | 7 |   |    |    |    |    |    |    |    |
| ×            | 0            | 1            | 0         |    | Seq |                  | 2 | 3   | 4   | 5   | 6                                            | 7 | 0 | 1 |   |    |    |    |    |    |    |    |
| ×            | 1            | 0            | 0         |    | Jeq |                  | 4 | 5   | 6   | 7   | 0                                            | 1 | 2 | 3 |   |    |    |    |    |    |    |    |
| ×            | 1            | 1            | 0         | 8  |     | Wrap             | 6 | 7   | 0   | 1   | 2                                            | 3 | 4 | 5 |   |    |    |    |    |    |    |    |
| ×            | 0            | 0            | 0         | Ū  |     | Wiap             | 0 | 1   | 2   | 3   | 4                                            | 5 | 6 | 7 |   |    |    |    |    |    |    |    |
| ×            | 0            | 1            | 0         |    | Int |                  | 2 | 3   | 0   | 1   | 6                                            | 7 | 4 | 5 |   |    |    |    |    |    |    |    |
| ×            | 1            | 0            | 0         |    |     |                  | 4 | 5   | 6   | 7   | 0                                            | 1 | 2 | 3 |   |    |    |    |    |    |    |    |
| ×            | 1            | 1            | 0         |    |     |                  | 6 | 7   | 4   | 5   | 2                                            | 3 | 0 | 1 |   |    |    |    |    |    |    |    |
| 0            | 0            | 0            | 0         |    |     |                  | 0 | 1   | 2   | 3   | 4                                            | 5 | 6 | 7 | 8 | 9  | Α  | В  | С  | D  | Е  | F  |
| 0            | 0            | 1            | 0         |    |     |                  | 2 | 3   | 4   | 5   | 6                                            | 7 | 8 | 9 | Α | В  | С  | D  | Е  | F  | 0  | 1  |
| 0            | 1            | 0            | 0         |    |     |                  | 4 | 5   | 6   | 7   | 8                                            | 9 | Α | В | С | D  | Е  | F  | 0  | 1  | 2  | 3  |
| 0            | 1            | 1            | 0         | 16 | Seq | Wrap             | 6 | 7   | 8   | 9   | Α                                            | В | С | D | Е | F  | 0  | 1  | 2  | 3  | 4  | 5  |
| 1            | 0            | 0            | 0         |    | 004 |                  | 8 | 9   | А   | В   | С                                            | D | Е | F | 0 | 1  | 2  | 3  | 4  | 5  | 6  | 7  |
| 1            | 0            | 1            | 0         |    |     |                  | А | В   | С   | D   | Е                                            | F | 0 | 1 | 2 | 3  | 4  | 5  | 6  | 7  | 8  | 9  |
| 1            | 1            | 0            | 0         |    |     |                  | С | D   | Е   | F   | 0                                            | 1 | 2 | 3 | 4 | 5  | 6  | 7  | 8  | 9  | А  | В  |
| 1            | 1            | 1            | 0         |    |     |                  | Е | F   | 0   | 1   | 2                                            | 3 | 4 | 5 | 6 | 7  | 8  | 9  | А  | В  | С  | D  |

Remarks: NW: no wrap. Int: interleaved. Seq: sequential. Any: sequential or interleaved.

C3 = CA1f. C2 = CA6r. C1 = CA5r. C0=0.

Notes:

- 1. C0 input is not present on CA bus. It is implied zero.
- 2. For BL = 4, the burst address represents C1 to C0.
- 3. For BL = 8, the burst address represents C2 to C0.
- 4. For BL = 16, the burst address represents C3 to C0.
- 5. Non-wrap, BL4, data-orders shown below are prohibited:
- 6. Not across full page boundary. (x16: 3FE, 3FF, 000, 001)
- 7. Not across sub page boundary. (x16: 1FE, 1FF, 200, 201)

# 9.6 Burst Read Command [READ]

The Burst Read command is initiated by having /CS low, CA0 high, CA1 low and CA2 high at the rising edge of the clock. The address inputs, CA6r to CA5r and CA1f to CA6f, determine the starting column address for the burst. The Read Latency (RL) is defined from the rising edge of the clock on which the read command is issued to the rising edge of the clock from which the tDQSCK delay is measured. The first valid datum is available RL + tDQSCK + tDQSQ after the rising edge of the clock where the read command is issued. The data strobe output (DQS) is driven low tRPRE before valid data (DQ) is driven onto the data bus.

The first bit of the burst is synchronized with the first rising edge of the data strobe (DQS). Each subsequent dataout appears on the DQ pin in phase with the DQS signal in a source synchronous manner. The RL is defined by mode register.

Pin timings are measured relative to the cross point of DQS and its complement, /DQS.



## [See Figures 24, 25 in JEDEC Standard No. 209-2E]

#### [See Figure 33 in JEDEC Standard No. 209-2E]

The minimum time from the burst read command to the burst write command is defined by the Read Latency (RL) and the Burst Length (BL). Minimum read to write latency is RL + RU (tDQSCKmax/tCK) + BL/2 + 1 - WL. Note that if a read burst is interrupted with a Burst Terminate (BST) command, the effective BL of the interrupted read burst should be used to calculate the minimum read to write latency.

#### [See Figure 35 in JEDEC Standard No. 209-2E]

The seamless burst read operation is supported by enabling a read command at every other clock for BL = 4 operation, every 4 clocks for BL = 8 operation, and every 16 clocks for BL = 16 operation. This operation is allowed regardless of whether the same or different banks as long as the banks are activated.

Burst read can only be interrupted by another read with 4 bits burst boundary.

[See Figure 37 in JEDEC Standard No. 209-2E]

Notes:

Read burst interrupt function is only allowed on burst of 8 and 16.

Read burst interrupt may only occur on even clocks after the previous read commands provided that tCCD is met.

Reads can only be interrupted by other reads or the BST command.

Read burst interruption is allowed to any bank inside SDRAM.

Read burst with auto precharge is not allowed to be interrupted.

The effective burst length of the first read equals two times the number of clock cycles between the first read and the interrupting read.

#### 9.7 Burst Write Command [WRIT]

The Burst Write command is initiated by having /CS low, CA0 high, CA1 low and CA2 low at the rising edge of the clock. The address inputs determine the starting column address. The first valid datum is available Write Latency (WL) cycles + tDQSS from the rising edge of the clock from which the Write command is driven. A data strobe signal (DQS) should be driven low (preamble) nominally half clock prior to the data input. The first data bit of the burst cycle must be applied to the DQ pins tDS prior to the first rising edge of the DQS following the preamble. The subsequent burst bit data are sampled on successive edges of the DQS until the burst length is completed, which is 4, 8 or 16 bit burst.

tWR must be satisfied before a precharge command to the same bank may be issued after a burst write operation. Pin timings are measured relative to the crossing point of DQS and its complement, /DQS.

[See Figure 42 in JEDEC Standard No. 209-2E]

[See Figure 45 in JEDEC Standard No. 209-2E]

The minimum number of clocks from the burst write command to the burst read command for any bank is [WL + 1 + BL/2 + RU (tWTR/tCK)]. If a write burst is interrupted with a Burst Terminate (BST) command, the effective BL of the interrupted write burst should be used to calculate the minimum write to read latency.

#### [See Figure 47 in JEDEC Standard No. 209-2E]

The seamless burst write operation is supported by enabling a write command every other clock for BL = 4 operation, every four clocks for BL = 8 operation, or every 8 clocks for BL = 16 operation. This operation is allowed regardless of same or different banks as long as the banks are activated.

Burst write can only be interrupted by another write with 4 bits burst boundary, provided that tCCD is met.



[See Figure 49 in JEDEC Standard No. 209-2E]

#### Notes:

Write burst interrupt function is only allowed on burst of 8 and 16. Write burst interrupt may only occur on even clocks after the previous write commands, provided that tCCD is met. Writes can only be interrupted by other writes or the BST command. Write burst interruption is allowed to any bank inside SDRAM. Write burst with auto precharge is not allowed to be interrupted.

#### 9.8 Write Data Mask

One write data mask (DM) pin for each 8 data bits (DQ) will be supported on LPDDR2 RAM. DM can mask input data. By setting DM to low, data can be written. When DM is set to high, the corresponding data is not written, and the previous data is held.

The latency between DM input and enabling/disabling mask function is 0.

[See Figure 57 in JEDEC Standard No. 209-2E]

#### 9.9 Precharge Command [PRE]

The precharge command is used to precharge or close a bank that has been activated. The precharge command is initiated by having /CS low, CA0 high, CA1 high, CA2 low, and CA3 high at the rising edge of the clock. The precharge command can be used to precharge each bank independently or all banks simultaneously. Three address bits CA4r, CA7r and CA8r are used to define which bank to precharge when the command is issued.

| CA4r | CA7r | CA8r | Precharged bank(s) |
|------|------|------|--------------------|
| L    | L    | L    | Bank 0 only        |
| L    | Н    | L    | Bank 1 only        |
| L    | L    | Н    | Bank 2 only        |
| L    | Н    | Н    | Bank 3 only        |
| Н    | ×    | ×    | All banks          |

Remark: H = VIH, L = VIL, × = VIH or VIL

#### 9.10 Burst Read Operation Followed by Precharge

For the earliest possible precharge, the precharge command may be issued on the rising edge of clock BL/2 clocks after a read command. A new bank active (command) may be issued to the same bank after the RAS precharge time (tRP). A precharge command cannot be issued until tRAS is satisfied.

The minimum read to precharge spacing has also to satisfy a minimum analog time from the rising clock edge that initiates the last 4-bit prefretch of a read to precharge command. This time is called tRTP (Read to Precharge).

[See Figure 64 in JEDEC Standard No. 209-2E]

#### 9.11 Burst Write Operation Followed by Precharge

For write cycles, a delay must be satisfied from the completion of the last burst write cycle until the precharge command can be issued. This delay is known as a write recovery time (tWR) referenced from the completion of the burst write to the precharge command. No precharge command should be issued prior to the tWR delay. Minimum Write to Precharge command spacing to the same bank is WL + BL/2 + RU (tWR/tCK) clock cycles. If the data burst is interrupted with a BST command, the effective BL shall be used to calculate the minimum Write to Precharge spacing.

#### [See Figure 67 in JEDEC Standard No. 209-2E]



# 9.12 Auto Precharge Operation

Before a new row in an active bank can be opened, the active bank must be precharged using either the precharge command or the auto precharge function. When a read or a write command is given to the LPDDR2 RAM, the AP bit (CAOf) may be set to allow the active bank to automatically begin precharge at the earliest possible moment during the burst read or write cycle. If AP is low when the read or write command is issued, then normal read or write burst operation is executed and the bank remains active at the completion of the burst sequence. If AP is high when the read or write command is issued, then the read or write burst operation is engaged. During auto precharge on the rising edge which is Read Latency (RL) clock cycles before the end of the read burst.

Auto precharge can also be implemented during Write commands. The precharge operation engaged by the Auto precharge command will not begin until the last data of the burst write sequence is properly stored in the memory array.

This feature allows the precharge operation to be partially or completely hidden during burst read cycles (dependent upon Read latency) thus improving system performance for random data access.

#### 9.13 Burst Read with Auto Precharge

If AP (CAOf) is high when a read command is issued, the read with auto precharge function is engaged. The LPDDR2 RAM starts an auto precharge operation on the rising edge of the clock BL/2 or RU (tRTP/tCK) cycles later than the read with AP command.

A new bank active (command) may be issued to the same bank if the following two conditions are satisfied simultaneously.

The /RAS precharge time (tRP) has been satisfied from the clock at which the auto precharge begins. The /RAS cycle time (tRC) from the previous bank activation has been satisfied.

[See Figure 68 in JEDEC Standard No. 209-2E]

#### 9.14 Burst Write with Auto Precharge

If AP (CAOf) is high when a write command is issued, the write with auto precharge function is engaged. The LPDDR2 RAM starts with an auto precharge operation on the rising edge of which is tWR cycles after the completion of the burst write.

A new bank activate (command) may be issued to the same bank if the following two conditions are satisfied simultaneously.

The data-in to bank activate delay time (tWR + tRP) has been satisfied. The /RAS cycle time (tRC) from the previous bank activation has been satisfied.

#### [See Figure 70 in JEDEC Standard No. 209-2E]

The LPDDR2 RAM supports the concurrent auto precharge feature, a read with auto precharge enabled, or a write with auto precharge enabled, may be followed by any column command to the other banks, as long as that command does not interrupt the read or write data transfer, and all other related limitations apply. (E.G. Conflict between READ data and WRITE data must be avoided.)

The minimum delay from a read or write command with auto precharge enabled, to a command to a different bank, is summarized below.



# AD225616Gx-x 256Mb LPDDR2

| From command | To command (different bank, non-<br>interrupting command) | Minimum delay<br>(concurrent AP supported) | Units |
|--------------|-----------------------------------------------------------|--------------------------------------------|-------|
|              | Read or Read w/ AP                                        | BL/2                                       | tCK   |
| Read w/ AP   | Write or Write w/ AP                                      | (BL/2) + 2                                 | tCK   |
|              | Precharge or Activate                                     | 1                                          | tCK   |
|              | Read or Read w/ AP                                        | WL + (BL/2) + tWTR                         | tCK   |
| Write w/ AP  | Write or Write w/ AP                                      | BL/2                                       | tCK   |
|              | Precharge or Activate                                     | 1                                          | tCK   |

The minimum delay from the read, write and precharge command to the precharge command to the same bank is summarized below.

| From Command         | To Command                              | Minimum delay between "From<br>Command" to "To Command" |     | Notes |
|----------------------|-----------------------------------------|---------------------------------------------------------|-----|-------|
| Dood                 | Precharge (to same bank as Read)        | (BL/2) + Max (2, RU (tRTP/tCK)) -2                      | tCK | 1     |
| Read                 | Precharge all                           | (BL/2) + Max (2, RU (tRTP/tCK)) -2                      | tCK | 1     |
| Read w/ AP           | Precharge (to same bank as Read w/ AP)  | (BL/2) + Max (2, RU (tRTP/tCK)) -2                      | tCK | 1     |
|                      | Precharge all                           | (BL/2) + Max (2, RU (tRTP/tCK)) -2                      | tCK | 1     |
| Write<br>Write w/ AP | Precharge (to same bank as Write)       | WL + (BL/2) + tWTR                                      | tCK | 1     |
|                      | Precharge all                           | WL + (BL/2) + tWTR                                      | tCK | 1     |
|                      | Precharge (to same bank as Write w/ AP) | WL + (BL/2) + tWTR                                      | tCK | 1     |
|                      | Precharge all                           | WL + (BL/2) + tWTR                                      | tCK | 1     |
| Precharge            | Precharge (to same bank as precharge)   | 1                                                       | tCK | 1     |
|                      | Precharge all                           | 1                                                       | tCK | 1     |
| Dueskause All        | Precharge                               | 1                                                       | tCK | 1     |
| Precharge All        | Precharge all                           | 1                                                       | tCK | 1     |

Notes:

 For a given bank, the precharge period should be counted from the latest precharge command, either one bank precharge or precharge all, issued to that bank. The precharge period is satisfied after tRP depending on the latest precharge command issued to that bank.

# 9.15 The Burst Terminate [BST]

The Burst Terminate (BST) command is initiated by having /CS low, CA0 high, CA1 high, CA2 low, and CA3 low at the rising edge of clock. The 4-bit prefetch architecture allows the BST command to be asserted on an even number of clock cycles after a write or read command. The BST command only affects the most recent read or write command. The latency of the BST command following a read command is equal to the Read Latency (RL). The latency of the BST command following a Write command is equal to the Write Latency (WL). Therefore, the effective burst length of a Read or Write command interrupted by a BST command is an integer multiple of 4 and is defined as follows:

Effective BL = 2 × {Number of clocks from the read or write command to the BST command}

[See Figure 54 in JEDEC Standard No. 209-2E]

Burst Terminate interrupts the burst RL cycles after the BST command for reads. BST can only be issued an even number of clocks after the read command.

[See Figure 53 in JEDEC Standard No. 209-2E]

Burst Terminate interrupts the burst WL cycles after the BST command for writes. BST can only be issued an even number of clocks after the write command.

# 9.16 Refresh Command [REF]

The Refresh command is initiated by having /CS low, CA0 low, CA1 low, and CA2 high at the rising edge of clock. All Bank Refresh is initiated by having CA3 high at the rising edge of clock.

For All Bank Refresh, all banks of the LPDDR2 RAM must be precharged and idle for a minimum of the Precharge time (tRP) before the Refresh command (REF) can be applied. An address counter, internal to the device, supplies the bank address during the refresh cycle. No control of the external address bus is required once this cycle has started. When the All Bank refresh cycle has completed, all banks of the LPDDR2 RAM will be in the precharged (idle) state. A delay between the Refresh Command (REF) and the next Activate command or subsequent Refresh command must be greater than or equal to the Refresh cycle time (tRFC).

To allow for improved efficiency in scheduling and switching between tasks, some flexibility in the absolute refresh interval is provided. A maximum of eight Refresh commands can be posted to any given LPDDR2 RAM SDRAM, meaning that the maximum absolute interval between any Refresh command and the next Refresh command is 9 × tREFI.

#### [See Figures 76, 77 in JEDEC Standard No. 209-2E]

## 9.17 Self-Refresh [SELF]

The self-refresh command can be used to retain data in the LPDDR2 RAM, even if the rest of the system is powered down. When in the self-refresh mode, the LPDDR2 RAM retains data without external clocking. The LPDDR2 RAM device has a built-in timer to accommodate self-refresh operation. The self-refresh command is defined by having CKE low, /CS low, CA0 low, CA1 low, and CA2 high at the rising edge of the clock. CKE must be high during the previous clock cycle. Once the command is registered, CKE must be held low to keep the device in self-refresh model. Once the LPDDR2 RAM has entered self refresh mode, all of the external signals except CKE, are "don't care". For proper self-refresh operation, all power supply pins ( $V_{DD1}$ ,  $V_{DD2}$ ,  $V_{DDQ}$  and  $V_{REF}$ ) must be at valid levels. The SDRAM initiates a minimum of one refresh command internally within tCKE period once it enters self-refresh mode. The clock is internally disabled during self-refresh operation to save power. The minimum time that the LPDDR2 RAM must remain in self-refresh mode is tCKE. The user may change the external clock frequency or halt the external clock one clock after self-refresh entry is registered; however, the clock must be restarted and stable before the device can exit self-refresh operation.

The use of self-refresh mode introduces the possibility that an internally timed refresh event can be missed when CKE is raised for exit from self-refresh mode. Upon exit from self-refresh, the LPDDR2 RAM requires a minimum of one extra auto refresh command before it is put back into self-refresh mode.

#### [See Figure 78 in JEDEC Standard No. 209-2E]

Note: Device must be in the "All banks idle" state prior to entering self refresh mode.

#### 9.18 Mode Register Read Command

The mode register read command is used to read configuration and status data from mode registers. The mode register read (MRR) command is initiated by having /CS low, CA0 low, CA1 low, CA2 low, and CA3 high at the rising edge of the clock. The mode register is selected by {CA1f to CA0f, CA9r to CA4r}. The mode register contents are available on the first data beat of DQ0 to DQ7, RL + tDQSCK + tDQSQ after the rising edge of the clock where the mode register read command is issued. Subsequent data beats contain valid, but undefined content. The MRR command has a burst length of four. The MRR command may not be interrupted by the BST command, MRR command or any other read command. The MRR command period (tMRR) is 2 clocks.

#### [See Figure 79 in JEDEC Standard No. 209-2E]

Notes:

Mode register read has a burst length of four. Mode register read may not be interrupted by subsequent read, MRR, or BST command. Mode register data is valid only on DQ0 to DQ7 on the first beat. Subsequent beats contain valid, but undefined data.



The mode register read command period (tMRR) is 2 clocks. No command (other than NOP or DESL) is allowed during this period.

#### 9.19 Mode Register Write Command

The mode register write command is used to write configuration data to mode registers. The mode register write (MRW) command is initiated by having /CS low, CA0 low, CA1 low, CA2 low, and CA3 low at the rising edge of the clock. The mode register is selected by {CA1f to CA0f, CA9r to CA4r}. The data to be written to the mode register is contained in CA9f to CA2f. The MRW command period is defined by tMRW.

The MRW may only be issued when all banks are in the idle pre-charge state or to issue a reset command.

The MRW command is also used to initiate the reset command. The reset command is allowed in both the Idle and row active states as well as the power on Initialization sequence and brings the device to the tRESET ( $t_{INIT4}$ ) state in the power on Initialization sequence.

#### [See Figure 84 in JEDEC Standard No. 209-2E]

Note: The mode register write command period (tMRW) is 5 clocks. No command (other than NOP or DESL) is allowed during this period.

#### 9.20 Power-Down [PDEN]

Power-down is synchronously entered when CKE is registered low and /CS high at the rising edge of clock. CKE is not allowed to go low while mode register read or write operations are in progress. CKE is allowed to go low while any of other operations such as row activation, precharge or auto precharge, or auto-refresh is in progress, but power-down IDD spec will not be applied until finishing those operations. Timing diagrams are shown in the following pages with details for entry into power-down.

If power-down occurs when all banks are idle, this mode is referred to as precharge power-down; if power-down occurs when there is a row active in any bank, this mode is referred to as active power-down. Entering power-down deactivates the input and output buffers, excluding CK, /CK and CKE. In power-down mode, CKE low must be maintained at the inputs should be in a valid state but all other input signals are "Don't Care". CKE low must be maintained until tCKE has been satisfied. Maximum power-down duration is limited by the refresh requirements of the device, which allows a maximum of 9 tREFI if maximum posting of REF is utilized immediately before entering power-down.

The power-down state is synchronously exited when CKE is registered high (along with a NOP or deselect command). CKE high must be maintained until tCKE has been satisfied.

#### [See Figure 91 in JEDEC Standard No. 209-2E]

The pattern shown below can repeat over a long period of time. With this pattern, LPDDR2 RAM guarantees all AC and DC timing, voltage specifications with temperature and voltage drift.

[See Figure 93 in JEDEC Standard No. 209-2E]

[See Figure 95 in JEDEC Standard No. 209-2E]

[See Figure 96 in JEDEC Standard No. 209-2E]

[See Figure 97 in JEDEC Standard No. 209-2E]

[See Figure 99 in JEDEC Standard No. 209-2E]

[See Figure 100 in JEDEC Standard No. 209-2E]



[See Figure 101 in JEDEC Standard No. 209-2E]

[See Figure 102 in JEDEC Standard No. 209-2E]

[[See Figure 103 in JEDEC Standard No. 209-2E]

[See Figure 104 in JEDEC Standard No. 209-2E]

#### 9.21 Deep Power-Down [DPDEN]

Deep power-down is synchronously entered when CKE is registered low with /CS low, CA0 high, CA1 high, and CA2 low at the rising edge of clock. In deep power-down mode, all input buffers except CKE, all output buffers, and the power to the array will be disabled. The contents of the SDRAM will be lost upon entry into deep power-down mode.

The deep power-down state is asynchronously exited when CKE is registered high with a stable clock input. The SDRAM must be fully re-initialized as described in the Power up initialization Sequence. The SDRAM is ready for normal operation after the initialization sequence.

[See Figure 105 in JEDEC Standard No. 209-2E]

#### 9.22 Input Clock Stop and Frequency Change during Power-Down

LPDDR2 RAM input clock frequency can be changed under following conditions: LPDDR2 RAM is in power down mode. CKE must be at logic low level. A minimum of 2 clocks must be waited after CKE goes low before clock frequency may change

In order to reduce power, the input clock may be stopped during power down. When exiting power down, the clock must be stable prior to CKE going high.

SDRAM input clock frequency is allowed to change only within minimum and maximum operating frequency specified for the particular speed grade. During input clock frequency change, CKE must be held at stable low levels. Once input clock frequency is changed, stable new clocks must be provided to SDRAM before precharge power down may be exited. Depending on new clock frequency an additional MRW command may need to be issued to appropriately set the WR, RL and so on.

[See Figure 91 in JEDEC Standard No. 209-2E]

#### 9.23 Clock Stop

Stopping the clocks during idle periods is an effective way of reducing power consumption. In addition to clock stop during power-down states, LPDDR2 RAM also supports clock stop under the following conditions:

The last command (activate, read, write, precharge, mode register write, mode register read, refresh) has executed to completion, including any data-out during read bursts; the number of clock pulses per access command depends on the device's AC timing parameters and the clock frequency.

The related timing conditions (tRCD, tWR, tRP, tMRR, tMRW, etc.) have been met. CKE is held high.

When the above conditions have been met, the device is either in "idle state" or "row active" state and clock stop mode may be entered with CK held low and /CK held high.

Clock stop mode is exited by restarting the clock. At least one NOP command must be issued before the next command may be applied. Additional clock pulses might be required depending on the system characteristics.

[See Figure 91 in JEDEC Standard No. 209-2E]



# 9.24 No Operation Command [NOP]

The no operation command (NOP) should be used in cases when the LPDDR2 RAM is in an idle or a wait state. The purpose of the no operation command is to prevent the LPDDR2 RAM from registering any unwanted commands between operations. NOP command is holding /CS low, CAO high, CA1 high, and CA2 high at the rising edge of the clock. NOP command will not terminate a previous operation that is still executing, such as a burst read or write cycle.

## 9.25 Deselect Command [DESL]

The deselect command (DESL) performs the same function as a no operation command. DESL command occurs when /CS is brought high at the rising edge of the clock.

# AD225616Gx-x 256Mb LPDDR2



| Change History |             |            |                                                             |  |
|----------------|-------------|------------|-------------------------------------------------------------|--|
| Rev. #         | Who         | When       | What                                                        |  |
| 0.0            | Conan       | 2017-07-07 | Initial Version                                             |  |
| 0.1            | Lance       | 2018-06-06 | modify interface information from LVCMOS to HSUL_12         |  |
| 0.2            | Lance       | 2018-10-25 | 1. Modify IDD spec                                          |  |
|                |             |            | 2. Remove Tested Die Bit[4] from MRR9                       |  |
|                |             |            | 3. tRPAB spec. change to 18ns                               |  |
| 0.3            | Jerry       | 2019-04-03 | Added 134 ball package information                          |  |
| 0.4            | David       | 2019-11-14 | updated 134B PKG -AB at normal operation range              |  |
| 0.4a           | Jacky       | 2020-04-27 | Modify MR4's access of Mode Register Assignment from W to R |  |
| 0.4b           | Jacky       | 2020-05-13 | 1.Added Power-off Sequence description.                     |  |
| 0.5            | Jacky       | 2021-04-12 | Revised Max Frequency= 533 MHz of Ordering Information      |  |
|                |             |            | Added DDR 1066 MHz of DC characteristics                    |  |
| 0.6            | Jacky       | 2021-08-02 | Combine PKG and KGD's information                           |  |
| 0.6            | Jacky       | 2021-09-07 | 1.Revised part number by BD suggestions to promote          |  |
|                |             |            | 2.by DV comment :                                           |  |
|                |             |            | revised Average refresh period: 7.8uS @ < 85°C, 1.95uS @ <  |  |
|                |             |            | 105°C                                                       |  |
| 0.7            | Lance       | 2021-12-23 | Remove VDDCA and VSSCA description                          |  |
|                |             |            | revised typo "inputsa" to "inputs"                          |  |
| 0.8            | Henry/Wayne | 2022-07-29 | Revise 4M word to 4M , 8 bits prefetch to 4n prefetch, new  |  |
|                |             |            | naming decoder, CK, /CK description, typo,                  |  |
|                |             |            | add default to MR8, note for mode register                  |  |
|                |             |            | Correct burst read/write and MRW command description with   |  |
|                |             |            | command truth table                                         |  |
| 1.0            | Wayne       | 2023-04-18 | Revise to V1.0                                              |  |